

Date Time

**Examination**: B. Tech Semester-IV

: 03/01/2024

: 01:00 P.M.-02:15 P.M.

## DHARMSINH DESAI UNIVERSITY, NADIAD FACULTY OF TECHNOLOGY FIRST SESSIONAL

SUBJECT: (CE-417) COMPUTER SYSTEM ARCHITECTURE

Seat No Day

Max. Marks

: Wednesday

: 36

|     | ]                                           | NSTRUCTIONS:                                                                                                      |     |                                                                                                |                                                                                                          |     |  |  |  |  |  |
|-----|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----|--|--|--|--|--|
|     |                                             | the indicate maximum marks for that question.                                                                     |     |                                                                                                |                                                                                                          |     |  |  |  |  |  |
|     |                                             | <ol> <li>3.</li> </ol>                                                                                            |     | symbols used carry their usual meanings. me suitable data, if required & mention them clearly. |                                                                                                          |     |  |  |  |  |  |
| 0.4 | 4. Draw neat sketches wherever necessary.   |                                                                                                                   |     |                                                                                                |                                                                                                          |     |  |  |  |  |  |
| Q.1 | 1 Do as directed.                           |                                                                                                                   |     |                                                                                                |                                                                                                          |     |  |  |  |  |  |
|     | CO1                                         | C                                                                                                                 | (a) | Desig                                                                                          | n Full Subtractor at Gate Level.                                                                         | [2] |  |  |  |  |  |
|     | CO2                                         | A                                                                                                                 | (b) | A blo                                                                                          | ck of 5 bytes of data is stored at 2050H onwards. Transfer the data to the location                      | [4] |  |  |  |  |  |
|     |                                             |                                                                                                                   |     | 20801                                                                                          | H in the <b>reverse order</b> . Write 8085 instructions for the same.                                    |     |  |  |  |  |  |
|     | CO1                                         | N                                                                                                                 | (c) | Consid                                                                                         | ler the statement <b>Z=X+Y</b> , where <b>X</b> , <b>Y</b> and <b>Z</b> are the Memory Addresses. Assume | [2] |  |  |  |  |  |
|     |                                             |                                                                                                                   |     | Simple                                                                                         | e Accumulator based CPU Architecture.                                                                    |     |  |  |  |  |  |
|     |                                             |                                                                                                                   |     | Write                                                                                          | Assembly instructions to implement <b>Z=X+Y</b> using following different ways:                          |     |  |  |  |  |  |
|     |                                             |                                                                                                                   |     | Way                                                                                            | 1: Load/Store Architecture based instructions.                                                           |     |  |  |  |  |  |
|     |                                             |                                                                                                                   |     | Way                                                                                            | 2: Instructions can refer Single Memory Address.                                                         |     |  |  |  |  |  |
|     | CO2                                         | E                                                                                                                 | (d) | Consid                                                                                         | ler the following instructions of 8085. Assume all the flags are RESET initially.                        | [2] |  |  |  |  |  |
|     |                                             | MVI A, 80H MVI B, 88H XRA A SUB B  the status of Carry and Zero flag after each instruction. Justify your answer. |     |                                                                                                |                                                                                                          |     |  |  |  |  |  |
|     | CO1                                         | is (1111 1110) <sub>2</sub> in decimal, assuming following two cases:                                             | [1] |                                                                                                |                                                                                                          |     |  |  |  |  |  |
|     |                                             |                                                                                                                   | ` ' |                                                                                                | Case 1: It is 8-bit unsigned number.                                                                     |     |  |  |  |  |  |
|     |                                             |                                                                                                                   |     |                                                                                                | Case 2: It is 8-bit signed number represented using 2's Complement.                                      |     |  |  |  |  |  |
|     | CO1                                         | A                                                                                                                 | (f) | Checl                                                                                          | k for Overflow flag while adding following 8-bit signed numbers: <b>7F H and 02 H</b> .                  | [1] |  |  |  |  |  |
|     |                                             |                                                                                                                   |     | Justif                                                                                         | y your answer.                                                                                           |     |  |  |  |  |  |
| Q.2 | Attempt Any Two of the following questions. |                                                                                                                   |     |                                                                                                |                                                                                                          |     |  |  |  |  |  |
|     | CO2                                         | N                                                                                                                 | (a) | i.                                                                                             | Explain Instruction format for each of the addressing modes.                                             | [4] |  |  |  |  |  |
|     |                                             |                                                                                                                   |     | ii.                                                                                            | Consider a processor that can address 50 instruction operations uniquely, it has                         | [2] |  |  |  |  |  |
|     |                                             |                                                                                                                   |     |                                                                                                | 30 different general-purpose registers. A 32-bit instruction word has an opcode,                         |     |  |  |  |  |  |
|     |                                             |                                                                                                                   |     |                                                                                                | two register operands and one immediate operand. Determine how many bits of                              |     |  |  |  |  |  |
|     |                                             |                                                                                                                   |     |                                                                                                | immediate data can be given as an input in the instruction word.                                         |     |  |  |  |  |  |

|     | CO2             | N   |       | 1.                          | Explain the Architecture of IAS Machine.                                                                                                                                                                                                                                                                                                                                                                         | [3]  |
|-----|-----------------|-----|-------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|     |                 |     |       | ii.                         | Show the steps of Instruction Cycle of <b>SUB X</b> instruction of <b>IAS</b> Machine clearly.                                                                                                                                                                                                                                                                                                                   | [3]  |
|     | CO2             | N   | (c)   | system<br>average<br>proces | e the formula for speedup parameter in context of a non-pipelined and pipelined in. Consider a non-pipelined processor with a clock rate of 2.5 gigahertz and ge cycles per instruction of four. The same processor is upgraded to a pipelined ssor with five stages; but due to the internal pipeline delay, the clock speed is ed to 2 gigahertz. Calculate the speed up achieved in this pipelined processor. | [6]  |
| 0.3 | Atton           | nnt | tha f |                             | ng questions.                                                                                                                                                                                                                                                                                                                                                                                                    | [12] |
| Ų.J |                 | _   |       | i.                          |                                                                                                                                                                                                                                                                                                                                                                                                                  |      |
|     | CO1             | A   | (a)   | 1.                          | Represent following 8 bytes in Little-Endian and Big-Endian Architectures respectively. Assume Memory is byte addressable and starting address is                                                                                                                                                                                                                                                                | [2]  |
|     |                 |     |       |                             |                                                                                                                                                                                                                                                                                                                                                                                                                  |      |
|     |                 |     |       |                             | 2500H. Number consisting of 8 Bytes is 2F 56 12 7D 9A BC FF A0 H.                                                                                                                                                                                                                                                                                                                                                | [2]  |
|     |                 |     |       | ii.<br>                     | Convert following number to IEEE-754 Single precision format: (-192.75) <sub>10</sub> .                                                                                                                                                                                                                                                                                                                          | [3]  |
|     | 002             | •   | (1.)  | iii.                        | Do XS-3 Addition of following BCD: <b>7+4</b>                                                                                                                                                                                                                                                                                                                                                                    | [1]  |
|     | CO2             | U   | (b)   | i.                          | Write Addressing Modes for the following instructions:                                                                                                                                                                                                                                                                                                                                                           | [3]  |
|     |                 |     |       |                             | MOV A,M; CMA; LDA 4500H; MVI C, 34H; MOV D,A.                                                                                                                                                                                                                                                                                                                                                                    |      |
|     |                 |     |       |                             | Here; is used to separate instructions of 8085.                                                                                                                                                                                                                                                                                                                                                                  |      |
|     |                 |     |       | ii.                         | Differentiate IO Mapped IO and Memory Mapped IO.                                                                                                                                                                                                                                                                                                                                                                 | [1.5 |
|     |                 |     |       | iii.                        | Derive the Minimum representable number in the Denormalized representation                                                                                                                                                                                                                                                                                                                                       | [1.5 |
|     |                 |     |       |                             | for IEEE-754 format.                                                                                                                                                                                                                                                                                                                                                                                             |      |
|     |                 |     |       |                             | OR                                                                                                                                                                                                                                                                                                                                                                                                               |      |
|     | CO1             | A   | (a)   | i.                          | Explain step by step BCD Addition over following 8-bit numbers: <b>78H</b> + <b>89H</b> .                                                                                                                                                                                                                                                                                                                        | [3]  |
|     |                 |     |       | ii.                         | Convert following number to IEEE-754 Single precision format: (192.75) <sub>10</sub>                                                                                                                                                                                                                                                                                                                             | [3]  |
|     | CO <sub>2</sub> | U   | (b)   | i.                          | Explain CPU behavior with suitable diagram.                                                                                                                                                                                                                                                                                                                                                                      | [3]  |
|     |                 |     |       | ii.                         | Encode a binary message 1110 into the hamming code. Assume that                                                                                                                                                                                                                                                                                                                                                  | [3]  |
|     |                 |     |       |                             | transmission of the hamming code contains 1 bit error. Do this by changing                                                                                                                                                                                                                                                                                                                                       |      |
|     |                 |     |       |                             | any 1 bit of the hamming code obtained. Show how the receiver will detect                                                                                                                                                                                                                                                                                                                                        |      |
|     |                 |     |       |                             | single error in this case.                                                                                                                                                                                                                                                                                                                                                                                       |      |