

## DHARMSINH DESAI UNIVERSITY, NADIAD FACULTY OF TECHNOLOGY

## B.TECH SEMESTER-3 (CE)

FIRST SESSIONAL SUBJECT: (CE-308) Design of Digital Circuits

Examination

: First Sessional

Date

: 02/08/2023

Day

: Wednesday

Time

: 11.00 AM to 12.15 PM

Max. Marks : 36

## **INSTRUCTIONS:**

- Figures to the right indicate maximum marks for that question.
- The symbols used carry their usual meanings,
- Assume suitable data, if required & mention them clearly.
- Draw neat sketches wherever necessary



(b) Consider the following Boolean function of four variables:  $f(w,x,y,z) = \sum (1,3,4,6,9,11,12,14)$ . [2] U CO<sub>2</sub> Which of the variable(s) is/are not impacting the function?

How many minimum number of gates are required to implement the Boolean function (BC+D) if [2] CO<sub>2</sub>

we have to use only 2-input NOR gates? Show the circuit.

(d) X = 01110 and Y = 11001 are two 5-bit binary numbers represented in two's complement COZ format. Determine the sum of X and Y represented in two's complement format using 6 bits.

(e) Consider  $(43)_x = (y3)_8$ . What could be the possible values of x and y? COL [2] (f) Consider the following logic circuit whose inputs are functions f1,f2, f3 and output is f.



Given that

 $f1(x, y, z) = \sum (0, 1, 3, 5),$  $f2(x, y, z) = \sum (6, 7)$  and

 $f(x, y, z) = \sum (1, 4, 5)$ , then determine f3.

[12] Attempt Any TWO from the following questions. Q.2 [6] (a) Minimize the following boolean functions using algebraic manipulation

F1 = abc'd' + abc'd + ab'c'd + abcd + ab'cd + abcd' + ab'cd CO<sub>2</sub> F2 = AB + (AC)' + AB'C(AB + C)

[6] Simplify the function  $F(a,b,c,d,e,f) = \sum (6,9,13,18,19,25,27,29,45,47,61)$  by means of the (b) CO<sub>2</sub> tabulation method.

Page 1 of 2

CO1 U (c) Consider the following circuit composed of XOR gates and non-inverting buffers. The non-inverting buffers have delays δ1=2ns and δ2=4ns as shown in the figure. Both XOR gates and all wires have zero delays. Assume that all gate inputs, outputs, and wires are stable at logic level 0 at time 0. If the following waveform is applied at input A, how many transition(s) (change of logic levels) occur(s) at B during the interval from 0 to 10 ns? Show the output at B.





Q.3 Attempt the following

CO2 A

(a) Simplify the below Boolean expression using K-Map and implement with both Universal Gates.

F (A,B,C,D) = A'B'C'D' + AC'D' + B'CD' + A'BCD + BC'D

Note: Both Normal and Complemented inputs are available.

CO2 N (b) Simplify the below Boolean function along with the don't care conditions in both SOP and POS [6] forms.

F (w,x,y,z) = w' (x'y + x'y' + xyz') + x'z' (y + w)

d= w'x (y'z + yz') + wyz

OR

Q.3 Attempt the following

CO2 A (a) Simplify the below function in both SOP and POS form using K Map.

F (A,B,C,D) = (A'+B'+D')(A+B'+C')(B+C'+D')

CO2 N (b) Simplify and Implement the below Boolean expression using:

1. No more than 4 NAND gates

[6]

2. No more than 3 NOR Gates F(A,B,C,D) = AB' + ABD + ABD' + A'C'D' + A'BC'

[6]

[12]