### Freescale MQX RTOS Example Guide

#### CLKAPI example

This document explains the CLKAPI qspi example, what to expect from the example and a brief introduction to the API used.

#### The example

In this example reading data from quad spi serial flash at different clock rates is examined. The clock element of modules in Vybrid MCU is managed in a tree wherein each node represents current clock configuration of a module. The clock switching between different frequencies is accomplished via the clock management API functions. The clock switching processes and the statistic of the reading data process at different frequencies are recorded and shown on the terminal.

## Running the example

This example is applicable to Vybrid tower board and Vybrid Autoevb board only.

The BSPCFG\_ENABLE\_CLKTREE\_MGMT, BSPCFG\_ENABLE\_QUADSPIO macro must be set to non-zero, BSPCFG\_ENABLE\_FLASHX must be set to zero in the user\_config.h file prior to compilation of MQX libraries and the example itself.

To run the example the corresponding IDE, compiler, debugger and a terminal program are needed.

# Explaining the example

The example consists of three source files main.c, qpsi\_memory.c and qpsi\_memory.h. The qspi\_memory.c and qspi\_memory.h files define the constants and functions used in main.c file. The qspi API functions and cm API functions are used to provide access to the qspi serial flash memory and the clock module. In main.c file there is only one task called main\_task which reads the data from qspi serial flash memory at four different clock rates: 33 MHz, 40 MHz, 66 MHz and 80 MHz. The read operation is accomplished through function quadspi valid AHB read() which does the following jobs.

- Change the clock frequency of qspi serial flash for read operation using function <code>ioctl()</code> from qspi driver with the command <code>QuadSPI\_IOCTL\_SET\_READ\_SPEED</code> as one of the input parameters and the desired clock rate as other input parameter. The functions in cm driver are invoked to find the appropriate clock sources for the qspi serial flash memory according to different wanted clock rates. The statistic of clock switching process is displayed on the terminal.
- Read data from the qspi serial flash memory using AHB bus route with the call of function <code>memory\_read\_data()</code> from qspi\_memory.c file. 1 Kbyte of data is read each time which is repeated over all the available sectors of a single qspi serial flash memory. The process is repeated 20 times to calculate the average reading rate. The statistic of reading process is recorded and shown on the terminal.

The main\_task then closes the connection to the qspi serial flash memory and example is finished.

The output is shown as follow.

```
----- QSPI driver example -----
This example application demonstrates usage of QSPI driver.
Search for best parent...select PLL1_PFD4, freqency 528000000, qspi_div 16, QSPI actural freq
uency is 33000000
uency is 330000000

try to set <QSPIO>'s parent to <PLL1_PFD4>
set <QSPIO>'s parent to <PLL1_PFD4>
--- enable <QSPIO>
QSPIO : open clock
PLL1_PFD4 : open clock passively
          – Read at 33MHz –
Search for best parent...select PLL1_PFD4, freqency 528000000, qspi_div 16, QSPI actural freq
uency is 33000000
try to set <QSPIO>'s parent to <PLL1_PFD4>
same parent <PLL1_PFD4> for <QSPIO>
Same Div value for [QSPIO], freq config reg will not be modified
Read Data...
A5: clock 33 MHz, data read rate = 15411 kbps
          – Read at 40MHz ---
Search for best parent...select PLL3, freqency 480000000, qspi_div 12, QSPI actural frequency
A5: clock 40 MHz, data read rate = 18521 kbps
Search for best parent...select PLL1_PFD4, freqency 528000000, qspi_div 8, QSPI actural frequency is 66000000
try to set <QSPIO>'s parent to <PLL1_PFD4>
set <QSPIO>'s parent to <PLL1_PFD4>
PLL1_PFD4 : open clock passively
Read Data...
A5: clock 66 MHz, data read rate = 29475 kbps
Search for best parent...select PLL3_PFD4, freqency 320000000, qspi_div 4, QSPI actural frequency is 80000000
try to set <QSPIO>'s parent to <PLL3_PFD4>
set <QSPIO>'s parent to <PLL3_PFD4>
PLL3_PFD4 : open clock passively
PLL1_PFD4 : close clock passively
Read Data...
A5: clock 80 MHz, data read rate = 35054 kbps
--- disable <QSPIO>
QSPIØ : close clock
PLL3_PFD4 : close clock passively
       ---- End of example ---
```