# Lab Assignment 2, Stage 1: Design and testing of basic modules

# The module set includes ALU, Register File, Program Memory and Data Memory.

**Kushal Kumar Gupta** 

2020CS10355

#### Files, entities and Architectures:

1. ALU stage1.vhd contains the entity ALU

ALU: ALU circuit which takes as input-

I.)opcode: one of the following 16 DP opcode of type optype.

optype is an enumerated type with DP opcodes:

```
andop, eor, sub, rsb, add, adc, sbc, rsc, tst, teq, cmp, cmn, orr, mov, bic, mvn
```

II.)op1, op2: the two operands, as 32-bit std\_logic\_vectors

III.)carry\_in: carry input as a 1-bit std\_logic\_vector

And outputs:

- I.) res: the 32-bit std\_logic\_vector result of the operation specified by the opcode on op1 and op2
  - II.) carry\_out: carry output as a std\_logic

For specific implementation of each operation see the architecture alu\_beh of ALU. Implementation considerations:

--No shifting or rotating of operands supported

- --For 8 opcodes which do not affect the carry (and, orr, eor, bic, mov, mvn, tst, teq), carry\_out has been assigned carry\_in
  - -- Uses 2's complement subtraction
- --Uses 33 bit std\_logic\_vector to store temporary results and obtain carry output in operations that require addition/subtraction (add, sub, rsb, adc, sbc, rsc, cmp, cmn)

#### 2. RegFile\_stage1.vhd contains the entity RF

RF: Register File with register memory as an array of 16 std\_logic\_vectors of 32-bits

#### Inputs-

- I.)CLK: clock as a single bit
- II.)read\_addr1, read\_addr2: two read address ports, as 4-bit std\_logic\_vectors
- III.)write\_addr: one write address port as 4-bit std\_logic\_vector
- IV.)write\_en: write enable, write operation performed only when this is active
- V.)data\_in: 32-bit std\_logic\_vector one data port for 1-word write operation in Register File in address corresponding to write\_addr

#### Outputs:

I.)data\_out1, data\_out2: 32-bit std\_logic\_vector two data ports for 1-word read operation from Register File from the addresses corresponding to read\_addr1 and read\_addr2 respectively

For implementation, see the architecture rf\_beh of RF.

Implementation considerations:

- --Two data outputs on which contents of the array elements selected by read addresses are continuously available.
- --If write enable is active, at rising clock edge the input data gets written in the array element selected by write address.
  - --Word- level addressing and only word level R/W supported

#### 3. DataMemory\_stage1.vhd contains the entity DM

DM: Data Memory with memory implemented as an array of 64 std\_logic\_vectors of 32-bits

#### Inputs-

I.)CLK: clock as a single bit

II.)addr: 32-bit std\_logic\_vector one address port, for both read/write

III.)write\_en: std\_logic\_vector(3 downto 0), 4 bits for byte level write operation

IV.)data\_in: 32-bit std\_logic\_vector one data port for 1-word write operation in memory in address corresponding to addr

#### Outputs:

I.)data\_out: 32-bit std\_logic\_vector one data port for 1-word read operation from memory from the address corresponding to addr

For implementation, see the architecture dm\_beh of DM.

Implementation considerations:

- --Data\_out has contents of the array elements selected by addr continuously available.
- --Has 4 bit write enable to support byte level write operation in memory. At the rising edge of the clock, to the corresponding bits set in write\_en the bytes written into the word selected by the addr.
  - --Word- level addressing
  - --Word-level read operation from memory supported

### 4. ProgramMemory\_stage1.vhd contains the entity PM

PM: Program Memory with memory implemented as an array of 64 std logic vectors of 32-bits

#### Inputs-

I.)addr: one read address port, as 32-bit std\_logic\_vectors

#### Outputs:

I.)data\_out: 32-bit std\_logic\_vector one data port for 1-word read operation from Program Memory from the address corresponding to addr

For implementation, see the architecture pm\_beh of PM.

Implementation considerations:

- -- The data output on which contents of the array elements selected by read addresses is continuously available.
  - --Word- level addressing
  - --Word-level read operation from memory supported
  - --Read Only Memory, write operation not supported

#### 5. DPopcodes\_stage1.vhd

Has optype, which is an enumerated type with DP opcodes: andop, eor, sub, rsb, add, adc, sbc, rsc, tst, teq, cmp, cmn, orr, mov, bic, mvn

#### 6. Testbench.vhd

Has test cases to check the modules implemented above. Makes DUTs of these components and provides different input signals. CLK has time period of 30 ns.

#### 7. Design.vhd

Dummy entity to run the simulation.

#### 8. run.do

Specifies the FPGA to be used for synthesis and report of the synthesis.

#### How to use:

On edaplayground.com, upload testbench.vhd and run.do in the left column, and ALU\_stage1.vhd, RegFile\_stage1.vhd, DataMemory\_stage1.vhd, ProgramMemory\_stage1.vhd and DPopcodes\_stage1.vhd. Copy contents in design.vhd as given in the file. Select Testbench + Design as VHD. Then, for

#### 1.)Simulation

Type testbench in the Top entity. Select Aldec Riviera Pro 2020.04 simulator to simulate the design. Set 2000 ns as the run time and select the EPWave option. Then Save and Run the simulation to get waves of the signals defined in these modules.

#### 2.) Synthesis

Copy the VHDL file of the module you want to synthesise into design.vhd. (Only design.vhd entities are synthesised)

Then, select Mentor Precision 2021.1 to synthesise. Select netlist option to view the Verilog description. Then Save and Run to get the synthesis result. We get the report containing the resource table specifying number of IOs, LUTs, CLB slices, ports, nets, etc. used to implement this module in the given FPGA specified by run.do.

#### **Results:**

#### 1.) EPWave (Simulation):

Can see the input and output signals of different modules against the clock.

## I.) ALU



# II.)Register File



Note: To revert to EPWave opening in a new browser window, set that option on your user page.

# III.) Data Memory



Note: To revert to EPWave opening in a new browser window, set that option on your user page

# IV.) Program Memory



Note: To revert to EPWave opening in a new browser window, set that option on your user page.

#### 2.) Resource Table (Synthesis)

Can see the resources used by the different module implementations on given FPGA.

#### I.) ALU

```
# Info: Device Utilization for 7A100TCSG324
# Info: *******************
                             Used Avail Utilization
# Info: Resource
# Info: -----
# Info: IOs
                              114
                                   210
                                          54.29%
# Info: Global Buffers
                              0
                                   32
                                          0.00%
                                   63400
# Info: LUTs
                              104
                                          0.16%
# Info: CLB Slices
                              26
                                    15850
                                           0.16%
# Info: Dffs or Latches
                              0
                                   126800 0.00%
# Info: Block RAMs
                              0
                                   135
                                          0.00%
# Info: DSP48E1s
                                    240
                                          0.00%
# Info: -----
# Info: ****************
# Info: Library: work Cell: ALU View: alu_beh
# Info: **********************
# Info: Number of ports:
# Info: Number of nets:
                                     363
# Info: Number of instances :
                                      282
# Info: Number of references to this view:
                                       0
# Info: Total accumulated area:
# Info: Number of LUTs :
                                     104
# Info: Number of MUX CARRYs :
                                      32
# Info: Number of accumulated instances: 282
# Info: **************
# Info: IO Register Mapping Report
# Info: ***************
# Info: Design: work.ALU.alu_beh
```

#### II.)Register File

```
# Info: Device Utilization for 7A100TCSG324
# Info: ******************
# Info: Resource
                             Used Avail Utilization
# Info: -----
                             110 210 52.38%
# Info: IOs
# Info: Global Buffers
                              1
                                   32
                                          3.12%
# Info: LUTs
                              273
                                   63400
                                          0.43%
# Info: CLB Slices
                              69
                                   15850 0.44%
# Info: Dffs or Latches
                                   126800 0.40%
                              512
# Info: Block RAMs
                                   135
                              0
                                         0.00%
# Info: DSP48E1s
                              0
                                   240
                                          0.00%
# Info: -----
# Info: *****************
# Info: Library: work Cell: RF View: rf_beh
# Info: ****************
# Info: Number of ports :
                                     110
# Info: Number of nets:
                                     222
# Info: Number of instances :
                                     113
# Info: Number of references to this view :
                                      0
# Info: Total accumulated area:
# Info: Number of Dffs or Latches :
                                     512
# Info: Number of LUTs :
                                     273
# Info: Number of MUXF7:
                                     128
# Info: Number of MUXF8:
                                      64
# Info: Number of accumulated instances :
                                    1089
# Info: ***************
# Info: IO Register Mapping Report
```

#### III.) Data Memory

```
# Info: Device Utilization for 7A100TCSG324
# Info: *******************
                              Used Avail Utilization
# Info: Resource
# Info: -----
                                          35.71%
# Info: IOs
                               75
                                   210
# Info: Global Buffers
                               1
                                    32
                                            3.12%
# Info: LUTs
                               900
                                    63400
                                            1.42%
# Info: CLB Slices
                               256
                                     15850
                                            1.62%
# Info: Dffs or Latches
                               2048
                                    126800
                                            1.62%
# Info: Block RAMs
                               0
                                    135
                                            0.00%
                               0
# Info: DSP48E1s
                                     240
                                           0.00%
# Info: ------
# Info: *********************
# Info: Library: work Cell: DM View: dm_beh
# Info: *****************
# Info: Number of ports:
                                       75
# Info: Number of nets:
                                      150
# Info: Number of instances:
                                       76
# Info: Number of references to this view :
                                        0
# Info: Total accumulated area:
# Info: Number of Dffs or Latches:
                                     2048
# Info: Number of LUTs :
                                      900
# Info: Number of LUTs with LUTNM/HLUTNM:
                                       4
# Info: Number of MUXF7:
                                       64
# Info: Number of MUXF8:
                                       32
# Info: Number of accumulated instances: 3120
# Info: ***************
# Info: IO Register Mapping Report
```

#### IV.) Program Memory

```
# Info: Device Utilization for 7A100TCSG324
# Info: ******************
                             Used Avail Utilization
# Info: Resource
# Info: -----
                                        18.10%
# Info: IOs
                              38
                                   210
# Info: Global Buffers
                             0
                                   32
                                         0.00%
                                  63400
# Info: LUTs
                             0
                                         0.00%
# Info: CLB Slices
                             0
                                   15850
                                         0.00%
# Info: Dffs or Latches
                             0
                                   126800
                                          0.00%
# Info: Block RAMs
                             0
                                   135
                                          0.00%
# Info: DSP48E1s
                              0
                                   240
                                         0.00%
# Info: -----
# Info: **********************
# Info: Library: work Cell: PM
                         View: pm_beh
# Info: ****************
# Info: Number of ports :
                                      38
# Info: Number of nets:
                                     33
# Info: Number of instances:
                                     33
# Info: Number of references to this view:
                                     0
# Info: Total accumulated area: unknown
# Info: **************
# Info: IO Register Mapping Report
# Info: ***************
# Info: Design: work.PM.pm_beh
```