

# Digital Logic Circuit (SE273 – Fall 2020) Lecture 10: Memory

Jaesok Yu, Ph.D. (jaesok.yu@dgist.ac.kr)

Assistant Professor

Department of Robotics Engineering, DGIST



#### Goal of this lecture

- Learn different types of memory units
  - Random-access memory (RAM)
  - Read-only memory (ROM)

- Learn how memory decoding works
  - Internal structure of memory cell and array
  - Address multiplexing
  - Error detection and correction



# Introduction to Memory Unit

- A memory unit is a device to which binary information is transferred for storage
  - Data is retrieved for processing when needed
  - It is transferred to selected registers in a processor
  - Intermediate and final results obtained are transferred back to memory
- Memory stores new information for later use
  - Storing new information into memory is referred to as a memory write
  - Process of transferring the stored information out of memory is referred to as a memory read



# Types of Memories

- Two types of memories are used in digital systems
  - Random-access memory (RAM): can perform both write and read operations
  - Read-only memory (ROM): can perform only the read operation

#### More details on ROM

- The information stored in ROMs cannot be altered by writing
- It is a programmable logic device (PLD)
- Binary information is embedded within hardware by programming the device



# Programmable Logic Device (PLD)

- ROM is one example of a PLD
  - Others include programmable logic array (PLA), programmable array logic (PAL), and field-programmable gate array (FPGA)
  - PLD is an IC with internal logic gates connected through programmable electronic paths
  - A particular configuration is programmed for the desired logic function





# Random-Access Memory (RAM)



## Block Diagram of Memory Unit

- Memory unit is a collection of storage cells
  - Associated circuits are needed to transfer information into and out of a device
  - The time it takes to transfer information to or from any desired random location is always the same → why it is called random-access
  - What about a magnetic-tape based storage?



- Groups of bits are called words
- A group of 8bits is called a **byte**
- Most computers use words that are multiples of 8bits in length



#### Memory Address and Its Content

- Read/Write signal control the direction of data transfer
  - Let's consider a 1K x 16bit memory unit
  - 10 bits are used for the address
  - 'k' bit allows access to 0 to 2<sup>k</sup> -1



#### Memory address

| Binary     | Decimal |
|------------|---------|
| 0000000000 | 0       |
| 0000000001 | 1       |
| 0000000010 | 2       |
|            | •       |
| 1111111101 | 1021    |
| 1111111110 | 1022    |
| 1111111111 | 1023    |

#### Memory content



## Write and Read Operations

- Two operations that RAM can perform are write and read
  - Write signal specifies a transfer-in operation
  - Read signal specifies a transfer-out operations

| <b>Memory Enable</b> | Read/Write | <b>Memory Operation</b> |
|----------------------|------------|-------------------------|
| 0                    | X          | None                    |
| 1                    | 0          | Write to selected word  |
| 1                    | 1          | Read from selected word |



## Write and Read Operations

- Instead of having separate read and write inputs to control the two operations, most integrated circuits provide two other control inputs
  - One input selects the memory unit (chip select)
  - The other determines the operation (read/write)

| Memory Enable | Read/Write | Memory Operation        |
|---------------|------------|-------------------------|
| 0             | X          | None                    |
| 1             | 0          | Write to selected word  |
| 1             | 1          | Read from selected word |



## What is Chip Select?

- Memory Rank: Set of DRAM chips accessed in parallel
  - ♦ Same Chip Select (CS) and Command (CMD)
  - ♦ Same address, but different data lines
  - ♦ Increases memory capacity and bandwidth





#### Memory Simulation Model in HDL

```
ENTITY K4S641633H IS
   GENERIC (
      tAC
               : TIME := 7.0 ns;
      tHZ
               : TIME := 7.0 \text{ ns};
               : TIME := 2.5 \text{ ns};
      tOH
               : INTEGER := 2;
      tMRD
      tRAS
               : TIME := 45.0 \text{ ns};
      tRC
               : TIME := 64.0 \text{ ns};
      tRCD
               : TIME := 19.0 ns;
      tRFC
               : TIME := 64.0 \text{ ns};
      tRP
               : TIME
                        := 19.0 \text{ ns};
      tRRD
               : TIME := 15.0 \text{ ns};
      tWRa
                : TIME
                         := 18.0 ns;
      tWRm
                : TIME := 37.0 \text{ ns};
      tAH
               : TIME := 1.0 ns;
      tAS
               : TIME
                       := 2.0 \text{ ns};
               : TIME := 2.5 ns;
      tCH
      tCL
               : TIME := 2.5 ns;
      tCK
               : TIME := 9.5 ns;
      tDH
               : TIME := 1.0 ns;
      tDS
               : TIME
                        := 2.0 \text{ ns};
      tCKH
               : TIME
                        := 1.0 \text{ ns}
      tCKS
               : TIME
                       := 2.0 \text{ ns};
      tCMH
                : TIME := 1.0 ns;
                : TIME := 2.0 ns;
      tCMS
      addr bits: INTEGER := 12;
      data_bits: INTEGER := 16;
      col bits: INTEGER:= 8
```

```
-- Access time from CLK (pos. edge)
-- [tSAC] max 7ns Data-out high-impedance time
-- [tOH] min 2.5 Data-out hold time
-- [MRS 2clk] LOAD MODE REGISTER command to ACTIVE or REFRESH command 2 Clk Cycles
-- [tRAS] 60ns -100us ACTIVE to PRECHARGE command
-- [tRC] min 84ns ACTIVE to ACTIVE command period
-- [RCD] min 24ns ACTIVE to READ or WRITE delay
-- AUTO REFRESH period = tRC(min)
-- PRECHARGE command period
-- [tRRD] min 20ns ACTIVE bank a to ACTIVE bank b command
-- write recovery time: tRDL=2clk=9*2ns=18ns
-- tRDL + tRP = (18 + 19) ns
-- [tSH] 1.5ns Address hold time
-- [tSS] 2.5ns Address setup time
-- [tCH]3ns CLK high-level width
-- [tCL]3ns CLK low-level width
-- [tcc]10-1000 Clock cycle time
-- [tSH] 1.5ns Data-in hold time
-- [tSS] 2.5ns Data-in setup time
-- [tSH] 1.5ns CKE hold time
-- [tSS] 2.5ns CKE setup time
-- [tSH] 1.5nsCS#, RAS#, CAS#, WE#, DQM hold time
-- [tSS] 2.5ns CS#, RAS#, CAS#, WE#, DQM setup time
```



#### Memory Simulation Model in HDL

```
PORT (
    Dq : INOUT STD_LOGIC_VECTOR (data_bits - 1 DOWNTO 0) := (OTHERS => 'Z');
    Addr : IN    STD_LOGIC_VECTOR (addr_bits - 1 DOWNTO 0) := (OTHERS => '0');
    Ba : IN    STD_LOGIC_VECTOR (1 DOWNTO 0) := "00";
    Clk : IN    STD_LOGIC := '0';
    Cke : IN    STD_LOGIC := '1';
    Cs_n : IN    STD_LOGIC := '1';
    Ras_n : IN    STD_LOGIC := '1';
    Cas_n : IN    STD_LOGIC := '1';
    We_n : IN    STD_LOGIC := '1';
    Dqm : IN    STD_LOGIC := '1';
    Dqm : IN    STD_LOGIC_VECTOR (1 DOWNTO 0) := "00"
);
END K4S641633H;
```

#### R BOTICS

# Memory in FPGA



Figure 4-1: Block Memory Generator Basic Tab



Figure 3-3: Single-port RAM



Figure 3-5: True Dual-port RAM

#### REBOTICS

# Memory in FPGA



Figure 3-1: Single-port ROM

The Dual-port ROM allows Read access to the memory space through two ports, as shown in Figure 3-2.



Figure 3-2: Dual-port ROM

The Single-port RAM allows Read and Write access to the memory through a single port, as shown in Figure 3-3.

## Memory in FPGA





Figure 1-1: AXI4 Interface BMG Block Diagram

All communication in the AXI protocol is performed using five independent channels. Each of the five independent channels consists of a set of information signals and uses a two-way valid and ready handshake mechanism. The information source uses the valid signal to show when valid data or control information is available on the channel. The information destination uses the ready signal to show when it can accept the data.



Figure 1-2: AXI4 Interface Handshake Timing Diagram

In Figure 1-2, the information source generates the **valid** signal to indicate when data is available.

The destination generates the **ready** signal to indicate that it can accept the data, and transfer occurs only when both the **valid** and **ready** signals are High.

The AXI4 Block Memory Generator core is an AXI4 endpoint Slave IP and can communicate with multiple AXI4 Masters in an AXI4 System or with Standalone AXI4 Masters in point to point applications. The core supports Simple Dual-Port RAM configurations. Because AXI4 Block Memories are built using Native interface Block Memories, they share many common features.

All Write operations are initiated on the Write Address Channel (AW) of the AXI bus. The AW channel specifies the type of Write transaction and the corresponding address information. The Write Data Channel (W) communicates all Write data for single or burst Write



# Timings in Memory Unit

- The operation of memory unit is controlled by a CPU
  - CPU is synchronized by its own clock
  - The memory, however, does not employ an internal clock
- Access time and cycle time
  - Access time: time required to select a word and read it
  - Cycle time: time required to complete a write operation
  - They should be within a time equal to a fixed number of CPU clock cycles



## Timing Diagram - Write

- Suppose that CPU operates at 50MHz (20ns for one clock cycle)
  - Also, let's assume that access time or cycle time of a memory unit does not exceed 50ns





# Timing Diagram - Read

- Suppose that CPU operates at 50MHz (20ns for one clock cycle)
  - Also, let's assume that access time or cycle time of a memory unit does not exceed 50ns





## Properties of Memory

- Static RAM vs. Dynamic RAM
  - SRAM: the stored information remains valid as long as power is applied
  - DRAM: the stored charge on the capacitors tends to discharge over time (requires periodical refreshing - every few ms)
  - Both are volatile memory
- Nonvolatile memory
  - It retains its stored information after the removal of power
  - Ex) Magnetic disk, ROM



#### SRAM vs DRAM

|                    | SRAM                                | DRAM                                                 |  |  |
|--------------------|-------------------------------------|------------------------------------------------------|--|--|
| Speed              | Faster                              | Slower                                               |  |  |
| Size               | Small                               | Large                                                |  |  |
| Cost               | Expensive                           | Cheap                                                |  |  |
| Usage              | Cache Memory                        | Main Memory                                          |  |  |
| Density            | Less Dense                          | Highly Dense                                         |  |  |
| Construction       | Complex and Uses TRs and<br>Latches | Simple and Uses Capacitors and very few TRs          |  |  |
| Single Memory Cell | 6 TRs (or 4 TRs)                    | 1 TR                                                 |  |  |
| Power Consumption  | Low                                 | High (but, becomes comparable in higher frequencies) |  |  |



#### SRAM Cell

#### SRAM cell

- The basic binary storage cell
- Typically designed as an electronic circuit rather than a logic circuit
- For convenience, let's model the RAM chip w/ a logic model





M1

#Bit Line

M1

Bit Line



## SRAM Cell Using a Logic Model

#### SRAM cell

- The basic binary storage cell
- Typically designed as an electronic circuit rather than a logic circuit
- For convenience, let's model the RAM chip w/ a logic model

| Characteristic table |   | Excitation table  |             |                     |   |   |   |
|----------------------|---|-------------------|-------------|---------------------|---|---|---|
| S                    | R | Q <sub>next</sub> | Action      | Q Q <sub>next</sub> |   | S | R |
| 0                    | 0 | Q                 | Hold state  | 0                   | 0 | 0 | Х |
| 0                    | 1 | 0                 | Reset       | 0                   | 1 | 1 | 0 |
| 1                    | 0 | 1                 | Set         | 1                   | 0 | 0 | 1 |
| 1                    | 1 | X                 | Not allowed | 1                   | 1 | Χ | 0 |



Enabled by 'Select'

B

Output is gated by 'Select'

RAM cell

Static RAM Cell

Black: 1/White: 0



#### SRAM Bit Slice Model

- SRAM bit slice
  - A set of RAM cells
  - Plus, read and write circuits
- Loading of a cell latch is controlled by 'Word Select'





#### SRAM Bit Slice Model

- To allow write to a cell, 'Read' must be 0 + 'Bit Select' set to 1
  - Only one word is written at a time (only one 'Word Select' line is 1)
- The 'Word Select' also controls the reading of the RAM cells, using shared Read Logic.
  - The read occurs regardless of value of Read/Write`





#### ▶ 16 x 1-Bit SRAM Chip

- Let's look at a block diagram of a 16x1 RAM chip
  - 'Chip Select' at the chip level
  - 16 RAM cells
  - 16 Word Select lines
  - To address a single line at a time,
     4-to-16-line decoder is used
- Why do we need a three-state buffer prior to 'Data Output'?





#### Coincident Selection

- Let's look at decoder complexity
  - A decoder w/ k inputs to 2<sup>k</sup> outputs requires 2<sup>k</sup> AND gates
  - If # of words per bit slice is large, # of RAM cells sharing a read/write circuitry becomes large
- These overhead can be reduced by employing two decoders w/ coincident selection





#### Row/Column Selection

- Now, two k/2-input decoders can be used
  - One decoder controls the word select lines and the other controls the bit select lines
  - Instead of 4-to-16, we need two 2to-4 line decoders
  - 'Word Select' is separated 'Row Select' and 'Column Select'





#### Multiple Bits per Word

- Let's consider eight words of two bits each
  - Row decoding is unchanged
  - The only changes are in the column and output logic
  - Only one address bit is handles by the column decoder





# Array of SRAM ICs

- Integrated-circuit RAM chips are available in a variety of sizes
  - Sometimes, it is necessary to combine a number of chips in an array to form the required size of memory
  - An increase in the # of words requires that we increase the address length
  - An increase in the # of bits per word requires that we increase the # of data input and output lines



## Representation of RAM chip

- The capacity of this chip is 64K words of 8 bits each
  - 16-bit address and 8 input/output lines are required
  - CS (Chip Select) input selects the particular RAM chip





Expanding the Capacity of Memory

- Consider constructing a 256K x 8 RAM w/ four 64K x 8 RAM chips
  - The eight data input lines go to all the chips
  - Three-state outputs can be connected together to from the eight common data output lines
  - The 256K-word memory requires an 18-bit address
  - The two most significant bits are applied to a 2×4 decoder





# Expanding the Capacity of Memory

- Consider constructing a 64K x 16 RAM w/ two 64K x 8 RAM chips
  - Doubling the # of bits per word
  - The 16 data input and output lines are split btw two chips
  - Both receive the same 16-bit address and the common CS and R/W` control inputs

These two techniques just described may be combined to assemble an array of identical chips into a large-capacity memory

How can we reduce # of pins on the chip package? (can we combine input and output data lines?)



# Example: SRAM (CMOS SRAM K6T1008C2E Family)

#### **PIN DESCRIPTION**

#### **FUNCTIONAL BLOCK DIAGRAM**



The attached datasheets are provided by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserves the right to change the specifications and products. SAMSUNG Electronics will answer to your questions. If you have any questions, please contact the SAMSUNG branch offices.

# Example: SRAM (CMOS SRAM K6T1008C2E Family)

**AC CHARACTERISTICS** (Vcc=4.5~5.5V, Commercial Product: Ta=0 to 70°C, Industrial Product: Ta=-40 to 85°C)

|                |                                 |        | Speed Bins |     |      |     | Units |
|----------------|---------------------------------|--------|------------|-----|------|-----|-------|
| Parameter List |                                 | Symbol | 55ns       |     | 70ns |     |       |
|                |                                 |        | Min        | Max | Min  | Max |       |
| Read           | Read Cycle Time                 | trc    | 55         | -   | 70   | -   | ns    |
|                | Address Access Time             | taa    | -          | 55  | -    | 70  | ns    |
|                | Chip Select to Output           | tco    | -          | 55  | -    | 70  | ns    |
|                | Output Enable to Valid Output   | toe    | -          | 25  | -    | 35  | ns    |
|                | Chip Select to Low-Z Output     | tLZ    | 10         | -   | 10   | -   | ns    |
|                | Output Enable to Low-Z Output   | toLZ   | 5          | -   | 5    | -   | ns    |
|                | Chip Disable to High-Z Output   | tHZ    | 0          | 20  | 0    | 25  | ns    |
|                | Output Disable to High-Z Output | tонz   | 0          | 20  | 0    | 25  | ns    |
|                | Output Hold from Address Change | tон    | 10         | -   | 10   | -   | ns    |
|                | Write Cycle Time                | twc    | 55         | -   | 70   | -   | ns    |
|                | Chip Select to End of Write     | tcw    | 45         | -   | 60   | -   | ns    |
|                | Address Set-up Time             | tas    | 0          | -   | 0    | -   | ns    |
|                | Address Valid to End of Write   | taw    | 45         | -   | 60   | -   | ns    |
| Write          | Write Pulse Width               | twp    | 40         | -   | 50   | -   | ns    |
| witte          | Write Recovery Time             | twr    | 0          | -   | 0    | -   | ns    |
|                | Write to Output High-Z          | twnz   | 0          | 20  | 0    | 25  | ns    |
|                | Data to Write Time Overlap      | tow    | 20         | -   | 25   | -   | ns    |
|                | Data Hold from Write Time       | tон    | 0          | -   | 0    | -   | ns    |
|                | End Write to Output Low-Z       | tow    | 5          | -   | 5    | -   | ns    |

# Example: SRAM (CMOS SRAM K6T1008C2E Family)

#### **TIMMING DIAGRAMS**

TIMING WAVEFORM OF READ CYCLE(1) (Address Controlled, CS1=OE=VIL, CS2=WE=VIH)



#### TIMING WAVEFORM OF READ CYCLE(2) (WE=VIH)



#### NOTES (READ CYCLE)

- 1. tHZ and tOHZ are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage
- 2. At any given temperature and voltage condition, thz(Max.) is less than tLz(Min.) both for a given device and from device to device interconnection.

# Example: SRAM (CMOS SRAM K6T1008C2E Family)

#### TIMING WAVEFORM OF WRITE CYCLE(1) (WE Controlled)



#### TIMING WAVEFORM OF WRITE CYCLE(2) (CS1 Controlled)



#### TIMING WAVEFORM OF WRITE CYCLE(3) (CS2 Controlled)



#### NOTES (WRITE CYCLE)

- 1. A write occurs during the overlap of a low CS<sub>1</sub>, a high CS<sub>2</sub> and a low WE. A write begins at the latest transition among CS<sub>1</sub> goes low, CS<sub>2</sub> going high and WE going low: A write end at the earliest transition among CS<sub>1</sub> going high, CS<sub>2</sub> going low and WE going high, two is measured from the begining of write to the end of write.
- 2. tcw is measured from the CS<sub>1</sub> going low or CS<sub>2</sub> going high to the end of write.
- 3. tAS is measured from the address valid to the beginning of write.
- 4. twr is measured from the end of write to the address change. twr1 applied in case a write ends as CS1 or WE going high twr2 applied in case a write ends as CS2 going to low.



### DRAM ICs

- It provides high storage capacity at low cost
  - DRAM dominates the high-capacity memory applications
  - Logically it is similar to SRAM
  - As "dynamic" implies, the storage of information is inherently temporary

Thus, it requires a periodic "refresh"



### DRAM Cell



Single Memory Cell







# SDRAM Block Diagram



<sup>\*</sup> Samsung Electronics reserves the right to change products or specification without notice.



#### DRAM cell

- It consists of a capacitor C and a transistor T
  - The capacitor is used to store electrical charge
  - The transistor acts much like a switch





### DRAM cell

- It consists of a capacitor C and a transistor T
  - The capacitor is used to store electrical charge
  - The transistor acts much like a switch



|           | Trench                                                                                                        | Stacked                    |
|-----------|---------------------------------------------------------------------------------------------------------------|----------------------------|
| Structure | Deep trench                                                                                                   | 3-D stacked structure      |
| Pros      | Easy to downsize the chip size<br>Easy to make a planar chip                                                  | Easy to verify the chip    |
| Cons      | Hard to make a deep trench in<br>smaller manufacturing process,<br>Hard to find flaws during<br>manufacturing | Hard to make a planar chip |
| Company   | Infineon, IBM, Toshiba                                                                                        | Samsung, Hynix, Micron     |



# Hydraulic Analogy

- To understand the read/write operation, we use a hydraulic analogy with charge replaced by water
  - The capacitor then becomes a small storage tank
  - The transistor works as a valve





# Hydraulic Analogy

- Suppose we want to read a stored value 1
  - With the large tank at a known intermediate level, the valve is opened
  - Since the small storage tank is full, water flows from the small tank to the large tank (increasing the level of water surface)
  - This increase is observed as reading '1'





# Hydraulic Analogy

- After the read operation, the storage tank now contains an intermediate value
  - Thus, read operation in DRAM is "Destructive"
  - We must restore the value to its original level (by Sense Amplifier)





### DRAM Destructive Read

After read of 0 or 1, cell contents close to 1/2





## DRAM Operations





### Re-write DRAM Cell After Read

- After a read, the contents of DRAM cell are gone
  - But still "safe" in the row buffer
- Write bits back before doing another read
- Reading into buffer is slow, but reading buffer is fast
  - Try reading multiple lines from buffer (row-buffer hit)



DRAM cells

Sense Amps Row Buffer Opening or closing a row



DRAM Chip Organization

Some slides are from "Main Memory and DRAM" by N. Honarmand at Stony Brook University





#### DRAM Bit Slice

- The bit slice model of DRAM is similar to that of SRAM
  - The main difference is the cost of a cell design
  - A SRAM cell is roughly three times larger than a DRAM cell





# Block Diagram of a DRAM w/ Refresh Logic

- To reduce the physical size of the DRAM chips, we try to reduce # of pins
  - Address is applied serially in two parts
  - First, a row address
  - Then, a column address
- There is a refresh counter and a controller
  - The counter is used to provide the address of the row of DRAM cells to be refreshed
  - Max refresh time: 16-64 ms





# ► Timing of Write Operation





# Timing of Read Operation





#### Row Buffer

- Row buffer holds read data
  - Data in row buffer is called a DRAM row
    - ➤ Often called "page" do not confuse with virtual memory page
  - Read gets entire row into the buffer
  - Block reads always performed out of the row buffer
    - > Reading a whole row, but accessing one block



#### DRAM Refresh Modes

- Burst refresh
  - Stop the world, refresh all memory
- Distributed refresh
  - Space out refresh one (or a few) row(s) at a time
  - Avoids blocking memory for a long time
- Self-refresh (low-power mode)
  - Tell DRAM to refresh itself
  - Turn off memory controller
  - Takes some time to exit self-refresh



# DRAM Organization



All banks within the rank share all address and control pins

All banks are independent, but can only talk to <u>one</u> bank at a time

x8 means each DRAM outputs 8 bits, need 8 chips for DDRx (64-bit)

Why 9 chips per rank? 64 bits data, 8 bits ECC



### Error Detection and Correction

- Dynamic physical interaction of electrical signals affecting datapath of a memory unit may cause errors in retrieving binary information
  - The reliability of memory unit is extremely important
  - Recall the parity bit to detect bit errors
- Error-correcting code generates multiple parity check bits that are stored with data word in memory
  - Each check bit is a parity over a group of bits
  - When the word is read back, the associated parity bits are also read from memory and compared
  - If the check bits do not match the stored parity, they generate a unique pattern, called syndrome



# Hamming Code

- One of the most common error-correcting codes used in RAMs
  - 'k' parity bits are added to an n-bit data word
  - Forming a new word of 'n+k' bits
  - Those positions numbered as a power of 2 are reserved for parity bits

| Bit positi   | ion     | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14  | 15  | 16  | 17  | 18  | 19  | 20  |  |
|--------------|---------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|--|
| Encoded date | ta bits | р1 | p2 | d1 | p4 | d2 | d3 | d4 | р8 | d5 | d6 | d7 | d8 | d9 | d10 | d11 | p16 | d12 | d13 | d14 | d15 |  |
|              | р1      | X  |    | X  |    | X  |    | X  |    | X  |    | X  |    | X  |     | X   |     | X   |     | X   |     |  |
| Parity       | p2      |    | X  | X  |    |    | X  | X  |    |    | X  | X  |    |    | X   | X   |     |     | X   | X   |     |  |
| bit          | p4      |    |    |    | X  | X  | X  | X  |    |    |    |    | X  | X  | X   | X   |     |     |     |     | X   |  |
| coverage     | р8      |    |    |    |    |    |    |    | X  | X  | X  | X  | X  | X  | X   | X   |     |     |     |     |     |  |
|              | p16     |    |    |    |    |    |    |    |    |    |    |    |    |    |     |     | X   | X   | X   | X   | X   |  |

• Consider the 8-bit data word 11000100 with 4 parity bits

| Bit position: | 1     | 2     | 3 | 4     | 5 | 6 | 7 | 8     | 9 | 10 | 11 | 12 |
|---------------|-------|-------|---|-------|---|---|---|-------|---|----|----|----|
|               | $P_1$ | $P_2$ | 1 | $P_4$ | 1 | 0 | 0 | $P_8$ | 0 | 1  | 0  | 0  |



# Hamming Code

Consider the 8-bit data word 11000100 with 4 parity bits

Bit position: 1 2 3 4 5 6 7 8 9 10 11 12  $P_1$   $P_2$  1  $P_4$  1 0 0  $P_8$  0 1 0 0

Each parity bit is calculated as follows:

$$P_1 = XOR \text{ of bits } (3, 5, 7, 9, 11) = 1 \oplus 1 \oplus 0 \oplus 0 \oplus 0 = 0$$

$$P_2 = XOR \text{ of bits } (3,6,7,10,11) = 1 \oplus 0 \oplus 0 \oplus 1 \oplus 0 = 0$$

$$P_4 = XOR \text{ of bits } (5, 6, 7, 12) = 1 \oplus 0 \oplus 0 \oplus 0 = 1$$

$$P_8 = XOR \text{ of bits } (9, 10, 11, 12) = 0 \oplus 1 \oplus 0 \oplus 0 = 1$$

0 0 1 1 1 0 0 1 0 0 Bit position: 1 2 3 4 5 6 7 8 9 10 11 12



# Read Memory with Parity Bits

- When 12bits are read from memory, they are checked for errors
  - Note that bits were stored w/ even parity
  - C = 0000 indicates no error

```
C_1 = \text{XOR of bits } (1, 3, 5, 7, 9, 11) C_4 = \text{XOR of bits } (4, 5, 6, 7, 12) C_2 = \text{XOR of bits } (2, 3, 6, 7, 10, 11) C_8 = \text{XOR of bits } (8, 9, 10, 11, 12)
```



# Detecting Errors

Evaluating XOR of the corresponding bits,

 Bit position:
 1
 2
 3
 4
 5
 6
 7
 8
 9
 10
 11
 12

 0
 0
 1
 1
 1
 0
 0
 1
 0
 1
 0
 1
 0
 0
 No error

 1
 0
 1
 1
 0
 0
 1
 0
 1
 0
 0
 Error in bit 1

 $C_1 = XOR \text{ of bits } (1, 3, 5, 7, 9, 11)$ 

 $C_2 = XOR \text{ of bits } (2, 3, 6, 7, 10, 11)$ 

 $C_4 = XOR \text{ of bits } (4, 5, 6, 7, 12)$ 

 $C_8 = XOR \text{ of bits } (8, 9, 10, 11, 12)$ 

 $C_8$   $C_4$   $C_2$   $C_1$  

 For no error:
 0
 0
 0
 0

 With error in bit 1:
 0
 0
 0
 1

 With error in bit 5:
 0
 1
 0
 1

Error in bit 5

# ► Another Example : Hamming Code of (00101110)

|                | 1        | 2            | 3     | 4            | 5     | 6     | 7     | 8        | 9     | 10    | 11    | 12    |
|----------------|----------|--------------|-------|--------------|-------|-------|-------|----------|-------|-------|-------|-------|
|                | $P_1$    | $P_2$        | $D_1$ | $P_4$        | $D_2$ | $D_3$ | $D_4$ | $P_8$    | $D_5$ | $D_6$ | $D_7$ | $D_8$ |
| DATA           |          |              | 0     |              | 0     | 1     | 0     |          | 1     | 1     | 1     | 0     |
| P <sub>1</sub> | 0        |              | 0     |              | 0     |       | 0     |          | 1     |       | 1     |       |
| P <sub>2</sub> | <b>↓</b> | 1            | 0     |              |       | 1     | 0     |          |       | 1     | 1     |       |
| P <sub>4</sub> | <b>↓</b> | $\downarrow$ |       | 1            | 0     | 1     | 0     |          |       |       |       | 0     |
| P <sub>8</sub> | <b>↓</b> | <b>↓</b>     |       | $\downarrow$ |       |       |       | 1        | 1     | 1     | 1     | 0     |
|                | <b>↓</b> | <b>↓</b>     |       | <b>↓</b>     |       |       |       | <b>↓</b> |       |       |       |       |
| Final          | 0        | 1            | 0     | 1            | 0     | 1     | 0     | 1        | 1     | 1     | 1     | 0     |