### **CMPEN 431**

## **Section 001**

### **Professor:**

**Mahmut Taylan Kandemir** 

# **Project 1**

**Design Space Exploration** 

**April 11, 2021** 

By:

Kyle Ostrowski

and

Sarah Tickner

# **Table of Contents**

| Provided Framework           | . 2 |
|------------------------------|-----|
| Chosen Design Point          | . 2 |
| Plots                        |     |
| Γable                        |     |
| More Sophisticated Heuristic |     |
| nsights                      | . 7 |
| Resources                    | . 7 |
| Closing Comments             | . 8 |

#### **Provided Framework**

The provided framework and its components enable design space exploration by easily allowing us to change cache sizes and subsequent latencies. Although adjusting every parameter and running tests on it is not possible because of timing constraints, the heuristic we used allowed us to look at different parameters to find a good design by testing them in a consistent way.

#### **Chosen Design Point**

Our Penn State IDs are 907056774 and 931701543 which added together and mod by 24 is 21 so the order in which we adjusted the different configurations was Floating Point Unit, Cache, Core, and finally Branch Predictor. Using this order of exploration, the design space chosen by our DSE for performance was configuration 0 0 2 2 0 6 0 2 3 1 0 0 4 2 3 1 5 4 with the best EDP of 3.91484e-08 and the best time was 0.000194057. The design space chosen by our DSE for energy was configuration 0 0 2 2 0 5 0 1 3 1 0 0 3 3 2 1 4 3 with the best EDP of 3.84011e-08. and the best Time was 0.000197122. The chosen configurations are shown in Table 1.

Table 1: The Chosen Design Points

| Parameter      | Performance | EDP |
|----------------|-------------|-----|
| width          | 0           | 0   |
| scheduling     | 0           | 0   |
| l1block        | 2           | 2   |
| dl1sets        | 2           | 2   |
| dl1assoc       | 0           | 0   |
| il1sets        | 6           | 5   |
| il1assoc       | 0           | 0   |
| ul2sets        | 2           | 1   |
| ul2block       | 3           | 3   |
| ul2assoc       | 1           | 1   |
| replacepolicy  | 0           | 0   |
| fpwidth        | 0           | 0   |
| branchsettings | 4           | 3   |
| ras            | 2           | 3   |
| btb            | 3           | 2   |
| dl1lat         | 1           | 1   |
| il1lat         | 5           | 4   |
| ul2lat         | 4           | 3   |

#### **Plots**



Plot A: NGET for Design Space

Plot A took the data output by the execution time log and plotted the Normalized Geometric Mean Execution Time (NGET) for each design space that was explored. It improved over time as the most optimal configuration for each parameter was found and frozen.



Plot B: Normalized Geometric Mean of Energy-Delay Product for Design Space

Plot B shows the normalized geometric mean of the Energy-Delay product for each design space that was explored. This graph pulled data from energy efficiency log. Again, the energy efficiency improved over time as the most optimal configuration for each parameter was found and frozen at that value.



Plot C: Normalized Execution Time to Benchmark

Plot C shows the normalized execution time compared to the benchmark for the final chosen design to optimize the performance.



Plot D: Normalized EDP to Benchmark

Plot D shows the normalized EDP to the benchmark for the final design to optimize EDP.

## **Table**

Table 2: Chosen Parameters and Reasons

| Parameter     | Performance                            | EDP                                    |
|---------------|----------------------------------------|----------------------------------------|
| Width         | Value = 0                              | Value = 0                              |
|               | Why = This corresponds to 1, or $8$    | Why = This corresponds to 1, or 8      |
|               | bytes. A larger width corresponds to   | bytes. A larger width corresponds to   |
|               | longer cycle times and it is           | more power being used so it is         |
|               | optimized at the lowest value.         | optimized at the lowest value.         |
| Scheduling    | Value = 0                              | Value = 0                              |
| J             | Why = This means that it is in order   | Why = This means that it is in order   |
|               | so instructions received first are     | and thus it uses less power.           |
|               | acted on first.                        | 1                                      |
| L1block       | Value = 2                              | Value = 2                              |
|               | Why = This corresponds to 32 bytes.    | Why = This corresponds to 32 bytes.    |
|               | It must be at least the size of the    | It must be at least the size of the    |
|               | width.                                 | width.                                 |
| Dl1sets       | Value = 2                              | Value = 2                              |
|               | Why = This means there are 128 sets    | Why = This means there are 128 sets    |
|               | in L1 Data.                            | in L1 Data.                            |
| Dl1assoc      | Value = 0                              | Value = 0                              |
|               | Why = This means the associativity     | Why = This means the associativity     |
|               | is 1.                                  | is 1.                                  |
| Il1sets       | Value = 6                              | Value = 5                              |
|               | Why = This means there are $2048$      | Why = This means there are 1024        |
|               | sets in L1 Instruction.                | sets in L1 Instruction.                |
| Illassoc      | Value = 0                              | Value = 0                              |
|               | Why = This means the associativity     | Why = This means the associativity     |
|               | of L1 is 1.                            | of L1 is 1.                            |
| Ul2sets       | Value = 2                              | Value = 1                              |
|               | Why = The number of sets in            | Why = The number of sets in            |
|               | Unified L2 is 1024.                    | Unified L2 is 512.                     |
| Ul2block      | Value = 3                              | Value = 3                              |
|               | Why = The number of bytes in           | Why = The number of byes in            |
|               | Unified L2 is 128.                     | Unified L2 is 128.                     |
| Ul2assoc      | Value = 1                              | Value = 1                              |
|               | Why = The associativity of Unified     | Why = The associativity of Unified     |
|               | L2 is 2.                               | L2 is 2.                               |
| Replacepolicy | Value = 0                              | Value = 0                              |
|               | Why = This corresponds to the Least    | Why = This corresponds to the Least    |
|               | Recently Used replacement policy       | Recently Used replacement policy       |
|               | which makes more sense than FIFO       | which makes more sense than FIFO       |
|               | or random because it is likely that if | or random because it is likely that if |
|               | the memory is accessed it is likely to | the memory is accessed it is likely to |
|               | be accessed again.                     | be accessed again.                     |

| Fpwidth        | Value = 0                             | Value = 0                             |
|----------------|---------------------------------------|---------------------------------------|
|                | Why = This is the first value that we | Why = This is the first value that we |
|                | are exploring and the larger this is  | are exploring and the larger this is  |
|                | the longer the cycle time is so it is | the more pipeline leakage there is so |
|                | optimized at the lowest value.        | it is optimized at the lowest value.  |
| branchsettings | Value = 4                             | Value = 3                             |
|                | Why = The chosen branch settings      | Why = The chosen branch settings:     |
|                | were bpred comb -bpred:comb 1024.     | bpred 2lev -bpred:2lev 4 256 8 0.     |
| Ras            | Value = 2                             | Value = 3                             |
|                | Why = The return address stack has    | Why = The return address stack has    |
|                | a size of 4 entries.                  | a size of 3 entries.                  |
| Btb            | Value = 3                             | Value = 2                             |
|                | Why = The branch target buffer is     | Why = The branch target buffer is     |
|                | 514 sets with an associativity of 4.  | 256 sets with an associativity of 8.  |
| Dl1lat         | Value = 1                             | Value = 1                             |
|                | Why = The L1 D latency is $2$         | Why = The L1 D latency is $2$         |
|                | because the Dl size is 4.             | because the Dl size is 4.             |
| Il1lat         | Value = 5                             | Value = 4                             |
|                | Why = This value is entirely          | Why = This value is entirely          |
|                | dependent on the Il1block size,       | dependent on the Illblock size,       |
|                | associativity, and set size, so the   | associativity, and set size, so the   |
|                | latency is 5.                         | latency is 4.                         |
| Ul2lat         | Value = 4                             | Value = 3                             |
|                | Why = The Ul2 latency is 9 because    | Why = The Ul2 latency is 8 because    |
|                | the Ul12 size is 512.                 | the Ul12 size is 256.                 |

### **More Sophisticated Heuristic**

If we continued with our heuristic but instead of 'freezing' values after we found the optimal one, we tested every single combination, we would find the best design. However, this is a difficult problem because of the constraint on the number of design spaces we can explore (1000). It is necessary because otherwise, exploring them could take a very long time, up to tens of years to try every single combination of the parameters listed here. In that time, technology could improve and the results would then be meaningless. Not to mention, the inefficiency of that process. [3]

A better heuristic to more efficiently explore the design space might be to look at the adjustments that made the largest impact in performance and EDP for our heuristic and focus

more on those, and less on the other parameters. For example, the branch target buffer had a significant impact, so it may be worth exploring that more and the width a little bit less.

Additionally, this is a problem that has been researched before, JavasheelGowda wrote her thesis about Design Space Exploration, looking specifically at high level synthesis or HLS. Which is a tool that can considerably speed up the process in an efficient way. [1][2]

#### **Insights**

An insight we gained while working on this project is how long it can take to run these tests. When designing hardware, these are important considerations to creating a reliable and consistent design that uses resources in an efficient and timely manner so it really important to use intelligent algorithms to explore the necessary parameters. Another insight gained through this project, is how much impact the branch target buffer has on performance. It makes sense that this could make a large difference as branch prediction can be something that has a considerable effect. This project was very interesting and helped to understand how different parameters can affect the performance.

#### Resources

- [1] L. Ferretti, G. Ansaloni and L. Pozzi, "Cluster-Based Heuristic for High Level Synthesis Design Space Exploration," in IEEE Transactions on Emerging Topics in Computing, vol. 9, no. 1, pp. 35-43, 1 Jan.-March 2021, doi: 10.1109/TETC.2018.2794068.
- [2] JayasheelGowda, Monica. "Design Space Exploration Using Heuristic Algorithms." *Eugene McDermott Library*, The University of Texas at Dallas, Aug. 2018, utd-ir.tdl.org/handle/10735.1/6256.
- [3] Panerati J., Sciuto D., Beltrame G. (2017) Optimization Strategies in Design Space Exploration. In: Ha S., Teich J. (eds) Handbook of Hardware/Software Codesign. Springer, Dordrecht. https://doi.org/10.1007/978-94-017-7267-9 7

#### **Closing Comments**

The code for our design space exploration was correct, but due to some instability in the simulation software, it yielded some odd results. When comparing the performance sequence that was created during our experiment vs the one created by the instructors, we see that there is a variation in dimension 14, the Branch Target Buffer. Assuming that the simulator may be the problem, we ran the code on various different remote machines. However, the same results were produced. After discussing this issue with the instructor, we came to the conclusion that the simulator was giving different values despite the code working properly.