











#### ISO7220A, ISO7220B, ISO7220C, ISO7220M ISO7221A, ISO7221B, ISO7221C, ISO7221M

SLLS755P - JULY 2006-REVISED AUGUST 2018

# ISO722x Dual-Channel Digital Isolators

#### **Features**

- 1, 5, 25, and 150-Mbps Signaling Rate Options
  - Low Channel-to-Channel Output Skew; 1-ns Max
  - Low Pulse-Width Distortion (PWD); 1-ns Max
  - Low Jitter Content; 1 ns Typ at 150 Mbps
- 50 kV/μs Typical Transient Immunity
- Operates with 2.8-V (C-Grade), 3.3-V, or 5-V Supplies
- 4-kV ESD Protection
- High Electromagnetic Immunity
- -40°C to +125°C Operating Range
- Typical 28-Year Life at Rated Voltage (see High-Voltage Lifetime of the ISO72x Family of Digital Isolators and Isolation Capacitor Lifetime Projection)
- Safety-Related Certifications
  - VDE Basic Insulation with 4000-V<sub>PK</sub> V<sub>IOTM</sub>, 560  $V_{PK}$   $V_{IORM}$  per DIN VDE V 0884-11:2017-01 and DIN EN 61010-1 (VDE 0411-1)
  - 2500 V<sub>RMS</sub> Isolation per UL 1577
  - CSA Approved for IEC 60950-1 and IEC 62368-1

## **Applications**

- Industrial Fieldbus
  - Modbus
  - Profibus™
  - DeviceNet™ Data Buses
- Computer Peripheral Interface
- Servo Control Interface
- **Data Acquisition**

## 3 Description

The ISO7220x and ISO7221x family devices are dual-channel digital isolators. To facilitate PCB layout. the channels are oriented in the same direction in the ISO7220x and in opposite directions in the ISO7221x. These devices have a logic input and output buffer separated by TI's silicon-dioxide (SiO<sub>2</sub>) isolation barrier, providing galvanic isolation of up to 4000 V<sub>PK</sub> per VDE. Used in conjunction with isolated power supplies, these devices block high voltage and isolate grounds, as well as prevent noise currents on a data bus or other circuits from entering the local ground and interfering with or damaging sensitive circuitry.

A binary input signal is conditioned, translated to a balanced signal, then differentiated by the capacitive isolation barrier. Across the isolation barrier, a differential comparator receives the logic transition information, then sets or resets a flip-flop and the output circuit accordingly. A periodic update pulse is sent across the barrier to ensure the proper dc level of the output. If this dc-refresh pulse is not received every 4 us, the input is assumed to be unpowered or not being actively driven, and the failsafe circuit drives the output to a logic high state.

The small capacitance and resulting time constant provide fast operation with signaling rates available from 0 Mbps (DC) to 150 Mbps (The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps). The Aoption, B-option, and C-option devices have TTL input thresholds and a noise filter at the input that prevents transient pulses from being passed to the output of the device. The M-option devices have CMOS V<sub>CC</sub>/2 input thresholds and do not have the input noise filter and the additional propagation delay.

The ISO7220x and ISO7221x family of devices require two supply voltages of 2.8 V (C-Grade), 3.3 V, 5 V, or any combination. All inputs are 5-V tolerant when supplied from a 2.8-V or 3.3-V supply and all outputs are 4-mA CMOS.

The ISO7220x and ISO7221x family of devices are characterized for operation over the temperature range of -40°C to +125°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| ISO7220x    | COIC (8) | 4.00 mm 2.04 mm   |
| ISO7221x    | SOIC (8) | 4.90 mm × 3.91 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



V<sub>CCI</sub> and GNDI are supply and ground connections respectively for the input channels.

V<sub>CCO</sub> and GNDO are supply and ground connections respectively for the output channels.



## **Table of Contents**

| 1 | Features 1                                                                            |    | Supplies                                                                   | . 17 |
|---|---------------------------------------------------------------------------------------|----|----------------------------------------------------------------------------|------|
| 2 | Applications 1                                                                        |    | 6.18 Switching Characteristics—2.8-V V <sub>CC1</sub> and V <sub>CC2</sub> |      |
| 3 | Description 1                                                                         |    | Supplies                                                                   |      |
| 4 | Revision History2                                                                     |    | 6.19 Insulation Characteristics Curves                                     |      |
| 5 | Pin Configuration and Functions 6                                                     | 7  | Parameter Measurement Information                                          |      |
| 6 | Specifications6                                                                       | 8  |                                                                            |      |
|   | 6.1 Absolute Maximum Ratings 6                                                        | 0  | Detailed Description                                                       |      |
|   | 6.2 ESD Ratings6                                                                      |    | 8.2 Functional Block Diagram                                               |      |
|   | 6.3 Recommended Operating Conditions7                                                 |    | 8.3 Feature Description                                                    |      |
|   | 6.4 Thermal Information 7                                                             |    | 8.4 Device Functional Modes                                                |      |
|   | 6.5 Power Ratings 7                                                                   | 9  | Application and Implementation                                             |      |
|   | 6.6 Insulation Specifications 8                                                       | •  | 9.1 Application Information                                                |      |
|   | 6.7 Safety-Related Certifications                                                     |    | 9.2 Typical Application                                                    |      |
|   | 6.8 Safety Limiting Values                                                            | 10 | Power Supply Recommendations                                               |      |
|   | 6.9 Electrical Characteristics—5-V V <sub>CC1</sub> and V <sub>CC2</sub> Supplies     | 11 | Layout                                                                     |      |
|   | 6.10 Electrical Characteristics—5-V V <sub>CC1</sub> and 3.3-V V <sub>CC2</sub>       |    | 11.1 Layout Guidelines                                                     |      |
|   | Supply                                                                                |    | 11.2 Layout Example                                                        | . 27 |
|   | 6.11 Electrical Characteristics—3.3-V V <sub>CC1</sub> and 5-V V <sub>CC2</sub>       | 12 | Device and Documentation Support                                           | . 28 |
|   | Supply 12                                                                             |    | 12.1 Device Support                                                        |      |
|   | 6.12 Electrical Characteristics—3.3-V V <sub>CC1</sub> and V <sub>CC2</sub> Supplies  |    | 12.2 Documentation Support                                                 | . 28 |
|   | 6.13 Electrical Characteristics—2.8-V V <sub>CC1</sub> and V <sub>CC2</sub>           |    | 12.3 Related Links                                                         | . 28 |
|   | Supplies                                                                              |    | 12.4 Receiving Notification of Documentation Updates                       | s 28 |
|   | 6.14 Switching Characteristics—5-V V <sub>CC1</sub> and V <sub>CC2</sub>              |    | 12.5 Community Resources                                                   | . 28 |
|   | Supplies 14                                                                           |    | 12.6 Trademarks                                                            |      |
|   | 6.15 Switching Characteristics—5-V V <sub>CC1</sub> and 3.3-V                         |    | 12.7 Electrostatic Discharge Caution                                       |      |
|   | V <sub>CC2</sub> Supply                                                               |    | 12.8 Glossary                                                              | . 29 |
|   | 6.16 Switching Characteristics—3.3-V <sub>CC1</sub> and 5-V V <sub>CC2</sub> Supplies | 13 | Mechanical, Packaging, and Orderable Information                           | . 29 |
|   | 6.17 Switching Characteristics—3.3-V V <sub>CC1</sub> and V <sub>CC2</sub>            |    |                                                                            |      |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| • | Changed (VDE V 0884-10):2006-12 to DIN VDE V 0884-11:2017-01 throughout the document                                                                            | 1  |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Changed CSA Approved for Component Acceptance Notice 5A and IEC 60950-1 to CSA Approved for IEC 60950-1 and IEC 62368-1 throughout the document                 |    |
| • | Added the basic insulation working voltage for CSA in the Safety-Related Certifications table                                                                   | 9  |
| • | Changed the VDE certification number from 40016131 to 40047657 in the Safety-Related Certifications table                                                       | 9  |
| • | Changed the maximum propagation delay and pulse-width distortion in each Switching Characteristics table                                                        | 14 |
| • | Added $\pm$ 10% for the $V_{CC1}$ and $V_{CC2}$ voltages in the condition statement of the Switching Characteristics—5-V $V_{CC1}$ and $V_{CC2}$ Supplies table | 14 |
| • | Changed ISO722x to ISO7220 for all part numbers for the Channel-to-channel output skew parameter in each<br>Switching Characteristic table                      | 14 |





www.ti.com

| •                                            | Changed the CSA information in the Safety-Related Certifications table                                                                                                                                                                                                                                                                                                                         | 9    |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •                                            | Added the Receiving Notification of Documentation Updates section                                                                                                                                                                                                                                                                                                                              | 28   |
| <u>.                                    </u> | Changed the Electrostatic Discharge Caution section                                                                                                                                                                                                                                                                                                                                            | 28   |
| Ch                                           | nanges from Revision M (October 2014) to Revision N                                                                                                                                                                                                                                                                                                                                            | Page |
| •                                            | Changed the VDE Cerification from: DIN EN 60747-5-5 (VDE 0884-5) to: DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 throughout the document                                                                                                                                                                                                                                                       | 1    |
| •                                            | Updated the Simplified Schematic to a higher quality version.                                                                                                                                                                                                                                                                                                                                  |      |
| •                                            | Changed the max value of the IN and OUT voltage from 6 to $V_{CC}$ + 0.5 in the Absolute Maximum Ratings table                                                                                                                                                                                                                                                                                 |      |
| •                                            | Changed L(I01) MIN value from 4.8 to 4 in the <i>IEC Package Characteristics</i> table                                                                                                                                                                                                                                                                                                         |      |
| •                                            | Added the JEDEC package dimensions note in the IEC Package Characteristics table                                                                                                                                                                                                                                                                                                               |      |
| •                                            | Changed L(I01) MIN value from 4.8 to 4 in the IEC Package Characteristics table                                                                                                                                                                                                                                                                                                                |      |
| •                                            | Added the DTI parameter to the IEC Package Characteristics table.                                                                                                                                                                                                                                                                                                                              |      |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                |      |
| •                                            | Changed the DTI test condition From: IEC 60112 / VDE 0303 Part 1 To: DIN EN 60112 (VDE 0303-11); IEC 6011                                                                                                                                                                                                                                                                                      | 2 8  |
| •                                            | Added = 150°C to insulation resistance test condition in the <i>DIN V VDE V 0884-10 (VDE V 0884-10):2006-12</i> Insulation Characteristics table.                                                                                                                                                                                                                                              | 8    |
| •                                            | Added table row with input side $V_{CC} = X$ to the ISO7220x or ISO7221x Function table                                                                                                                                                                                                                                                                                                        |      |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                |      |
| Cŀ                                           | nanges from Revision L (January 2012) to Revision M                                                                                                                                                                                                                                                                                                                                            | Page |
| -                                            | Changed the title of this data sheet to ISO722x Dual Channel Digital Isolators                                                                                                                                                                                                                                                                                                                 |      |
| •                                            | Added Pin Configuration and Functions section, Handling Rating table, Dissipation Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section, changed Thermal Information table |      |
| •                                            | Updated the Features section                                                                                                                                                                                                                                                                                                                                                                   |      |
| •                                            | Added per VDE to 4000 V <sub>PK</sub> in second sentence of Description                                                                                                                                                                                                                                                                                                                        |      |
| •                                            | Updated the Regulatory Information Table                                                                                                                                                                                                                                                                                                                                                       |      |
| •                                            | Added the min and max values to the Storage temperature parameter in the <i>Absolute Maximum Ratings</i> table                                                                                                                                                                                                                                                                                 |      |
| •                                            | Changed in ROC table Max col, V <sub>IH</sub> row from VCC to 5.5                                                                                                                                                                                                                                                                                                                              |      |
| •                                            | Changed the L(I01) parameter name to external clearance (CLR) and L(I02) to external creepage (CPG). Also changed the input-to-output test voltage (V <sub>PR</sub> ) parameter name to apparent charge (q <sub>pd</sub> )                                                                                                                                                                     |      |
| •                                            | Changed the Device Options table, Input Threshold column from ≠ symbol to ~ symbol 6 places                                                                                                                                                                                                                                                                                                    |      |
| •                                            | Changed Isolation Glossary                                                                                                                                                                                                                                                                                                                                                                     |      |
| Ch                                           | nanges from Revision K (January 2010) to Revision L                                                                                                                                                                                                                                                                                                                                            | Page |
| •                                            | Changed Feature From: Operates with 3.3-V or 5-V Supplies To: Operates with 2.8-V (C-Grade), 3.3-V or 5-V Su                                                                                                                                                                                                                                                                                   |      |
| •                                            | Changed Feature From: 4000-V <sub>peak</sub> Isolation, 560 V <sub>peak</sub> V <sub>IORM</sub> To: 4000-V <sub>PK</sub> V <sub>IOTM</sub> , 560 V <sub>PK</sub> V <sub>IORM</sub> per IEC 60747-5 (VDE 0884, Rev2)                                                                                                                                                                            | -2   |
| •                                            | Added device options to V <sub>CC</sub> in the RECOMMENDED OPERATING CONDITIONS table                                                                                                                                                                                                                                                                                                          |      |
| •                                            | Changed Note: (1) in the RECOMMENDED OPERATING CONDITIONS table                                                                                                                                                                                                                                                                                                                                |      |
| •                                            | Changed the CTI MIN value From: ≥175 V To: ≥400 V                                                                                                                                                                                                                                                                                                                                              |      |
| •                                            | Updated the Regulatory Information table                                                                                                                                                                                                                                                                                                                                                       |      |
| •                                            | Changed I <sub>CC1</sub> and I <sub>CC2</sub> test conditions in the 5-V table                                                                                                                                                                                                                                                                                                                 |      |
| •                                            | Changed Table Note: (1)                                                                                                                                                                                                                                                                                                                                                                        |      |
| •                                            | Changed I <sub>CC1</sub> and I <sub>CC2</sub> test conditions in the V <sub>CC1</sub> at 5 V, V <sub>CC2</sub> at 3.3 V table                                                                                                                                                                                                                                                                  |      |
| •                                            | Changed Table Note: (1)                                                                                                                                                                                                                                                                                                                                                                        |      |

#### ISO7220A, ISO7220B, ISO7220C, ISO7220M ISO7221A, ISO7221B, ISO7221C, ISO7221M



SLLS755P - JULY 2006-REVISED AUGUST 2018 www.ti.com Changes from Revision J (May 2009) to Revision K **Page** Changed the RECOMMENDED OPERATING CONDITIONS so that Note (2) is associated with all device options in Changed Note (2) From: Typical signaling rate under ideal conditions at 25°C. To: Typical signaling rate and Input Changes from Revision I (December 2008) to Revision J **Page** Changed ISO7221C Marked As column From: TI7221C To: I7221C in the AVAILABLE OPTIONS table ......24 Changes from Revision H (May 2008) to Revision I Page Changes from Revision G (March 2008) to Revision H Page Changes from Revision F (August 2007) to Revision G Page Added Part Numbers ISO7220B and ISO7221B to the ELECTRICAL CHARACTERISTICS:  $V_{CC1}$  and  $V_{CC2}$  at 5-V table . 10 Added Part Numbers ISO7220B and ISO7221B to the ELECTRICAL CHARACTERISTICS: V<sub>CC1</sub> at 5 V, V<sub>CC2</sub> at 3.3 Added Part Numbers ISO7220B and ISO7221B to the ELECTRICAL CHARACTERISTICS:  $V_{CC1}$  at 3.3 V,  $V_{CC2}$  at 5 Added Part Numbers ISO7220B and ISO7221B to the ELECTRICAL CHARACTERISTICS: V<sub>CC1</sub> and V<sub>CC2</sub> at 3.3 V...... 13 Added PROPAGATION DELAY vs FREE-AIR TEMPERATURE, ISO722xB, Propagation Delay vs Free-Air



| Cr       | nanges from Revision E (July 2007) to Revision F                                                                                                                                           | Page         |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| •        | Added t <sub>sk(pp)</sub> footnote to the SWITCHING CHARACTERISTICS: V <sub>CC1</sub> and V <sub>CC2</sub> at 5-V OPERATION table                                                          | 14           |
| •        | Added t <sub>sk(o)</sub> footnote to the SWITCHING CHARACTERISTICS: V <sub>CC1</sub> and V <sub>CC2</sub> at 5-V OPERATION table                                                           | 14           |
| •        | Added t <sub>sk(pp)</sub> footnote to the SWITCHING CHARACTERISTICS: V <sub>CC1</sub> at 5 V, V <sub>CC2</sub> at 3.3 V OPERATION table                                                    | 15           |
| •        | Added t <sub>sk(o)</sub> footnote to the SWITCHING CHARACTERISTICS: V <sub>CC1</sub> at 5 V, V <sub>CC2</sub> at 3.3 V OPERATION table                                                     | 15           |
| •        | Added t <sub>sk(pp)</sub> footnote to the SWITCHING CHARACTERISTICS: V <sub>CC1</sub> at 3.3 V, V <sub>CC2</sub> at 5 V OPERATION table                                                    | 16           |
| •        | Added t <sub>sk(o)</sub> footnote to the SWITCHING CHARACTERISTICS: V <sub>CC1</sub> at 3.3 V, V <sub>CC2</sub> at 5 V OPERATION table                                                     | 16           |
| •        | Added t <sub>sk(pp)</sub> footnote to the SWITCHING CHARACTERISTICS table                                                                                                                  | 17           |
| •        | Changed 3.3-V <sub>RMS</sub> Supply Current vs Signaling Rate - Re-scaled the Y-axis                                                                                                       | 19           |
| <u>•</u> | Changed 5-V <sub>RMS</sub> Supply Current vs Signaling Rate - New Curves                                                                                                                   | 19           |
| Cł       | nanges from Revision D (June 2007) to Revision E                                                                                                                                           | Page         |
| •        | Changed 3.3-V <sub>RMS</sub> Supply Current vs Signaling Rate - New Curves                                                                                                                 | 19           |
| •        | Changed 5-V <sub>RMS</sub> Supply Current vs Signaling Rate - Re-scaled the Y-axis                                                                                                         | 19           |
| Cł       | nanges from Revision C (May 2007) to Revision D                                                                                                                                            | Page         |
| •        | Changed Typical ISO7220x Circuit Hook-Up - Pin 2 (INA) label From: OUTPUT to INPUT                                                                                                         | 26           |
| Cł       | nanges from Revision B (May 2007) to Revision C                                                                                                                                            | Page         |
| •        | Added the Signaling rate values to the RECOMMENDED OPERATING CONDITIONS table                                                                                                              | <del>7</del> |
| •        | Changed the IEC 60664-1 RATINGS TABLE - Specification I-III test conditions From: Rated mains voltage ≤150 VRMS To: Rated mains voltage ≤300 VRMS. Added a row for the I-II specifications | 8            |
| •        | Added ISO722xM Jitter vs Signaling Rate cross reference to the Peak-to-peak eye-pattern jitter of the SWITCHING CHARACTERISTICS table                                                      | 14           |
| •        | Added Time-Dependent Dielectric Breakdown Test Results                                                                                                                                     | 26           |
| Cł       | nanges from Revision A (August 2006) to Revision B                                                                                                                                         | Page         |
| •        | Added the TYPICAL CHARACTERISTIC CURVES to the data sheet.                                                                                                                                 | 19           |
| •        | Added the PARAMETER MEASUREMENT INFORMATION to the data sheet                                                                                                                              | 21           |
| •        | Added the APPLICATION INFORMATION section to the data sheet                                                                                                                                | 25           |
| •        | Added the ISOLATION GLOSSARY section to the data sheet                                                                                                                                     | 28           |
| Cł       | nanges from Original (July 2006) to Revision A                                                                                                                                             | Page         |
| •        | Deleted "and CSA Apporved" from the UL 1577 FEATURES bullet                                                                                                                                | 1            |
| •        | Added option A to the AVAILABLE OPTIONS table                                                                                                                                              | 24           |
|          |                                                                                                                                                                                            |              |



## 5 Pin Configuration and Functions



# ISO7221x D Package 8-Pin SOIC Top View V<sub>CC1</sub> 1 8 V<sub>CC2</sub> OUTA 2 7 INA INB 3 6 OUTB GND1 4 5 GND2

#### **Pin Functions**

|                  | PIN      |          | 1/0 | DECORIDATION                           |  |
|------------------|----------|----------|-----|----------------------------------------|--|
| NAME             | ISO7220x | ISO7221x | I/O | DESCRIPTION                            |  |
| INA              | 2        | 7        | I   | Input, channel A                       |  |
| INB              | 3        | 3        | I   | Input, channel B                       |  |
| GND1             | 4        | 4        | _   | Ground connection for V <sub>CC1</sub> |  |
| GND2             | 5        | 5        | _   | Ground connection for V <sub>CC2</sub> |  |
| OUTA             | 7        | 2        | 0   | Output, channel A                      |  |
| OUTB             | 6        | 6        | 0   | Output, channel B                      |  |
| V <sub>CC1</sub> | 1        | 1        | _   | Power supply, V <sub>CC1</sub>         |  |
| V <sub>CC2</sub> | 8        | 8        | _   | Power supply, V <sub>CC2</sub>         |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                         | MIN  | MAX                  | UNIT |
|------------------|---------------------------------------------------------|------|----------------------|------|
| $V_{CC}$         | Supply voltage (2), V <sub>CC1</sub> , V <sub>CC2</sub> | -0.5 | 6                    | V    |
| $V_{I}$          | Voltage at IN, OUT                                      | -0.5 | $V_{CC} + 0.5^{(3)}$ | V    |
| Io               | Output current                                          | -15  | 15                   | mA   |
| $T_{J}$          | Maximum junction temperature                            |      | 170                  | °C   |
| T <sub>stg</sub> | Storage temperature                                     | -65  | 150                  | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings can cause permanent damage to the device. These ratings are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods can affect device reliability.
- (2) All voltage values except differential I/O bus voltages are with respect to network ground pin and are peak voltage values.
- (3) Maximum voltage must not exceed 6 V.

## 6.2 ESD Ratings

|        |                         |                                                                               | VALUE | UNIT |
|--------|-------------------------|-------------------------------------------------------------------------------|-------|------|
|        |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | ±4000 | V    |
| V(EOD) | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1000 | V    |
|        | diodriango              | Machine Model, ANSI/ESDS5.2-1996                                              | ±200  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.3 Recommended Operating Conditions

|                   |                                                                     |                                                   | MIN                 | NOM  | MAX                 | UNIT |
|-------------------|---------------------------------------------------------------------|---------------------------------------------------|---------------------|------|---------------------|------|
| V                 | Supply voltage <sup>(1)</sup> , V <sub>CC1</sub> , V <sub>CC2</sub> | ISO722xA, ISO722xB, ISO722xM                      | 3                   |      | 5.5                 | V    |
| V <sub>CC</sub>   | Supply voltage 7, V <sub>CC1</sub> , V <sub>CC2</sub>               | ISO722xC                                          | 2.8                 |      | 5.5                 | V    |
| I <sub>OH</sub>   | High-level output current                                           |                                                   | -4                  |      |                     | mA   |
| I <sub>OL</sub>   | Low-level output current                                            |                                                   |                     |      | 4                   | mA   |
|                   |                                                                     | ISO722xA                                          | 1                   | 0.67 |                     | μS   |
| t <sub>ui</sub>   | Input pulse width (2)                                               | ISO722xB                                          | 200                 | 100  |                     |      |
|                   |                                                                     | ISO722xC                                          | 40                  | 33   |                     | ns   |
|                   |                                                                     | ISO722xM                                          | 6.67                | 5    |                     |      |
|                   | Signaling rate <sup>(2)</sup>                                       | ISO722xA                                          | 0                   | 1500 | 1000                | kbps |
| 4 /4              |                                                                     | ISO722xB                                          | 0                   | 10   | 5                   | Mbps |
| 1/t <sub>ui</sub> |                                                                     | ISO722xC                                          | 0                   | 30   | 25                  |      |
|                   |                                                                     | ISO722xM                                          | 0                   | 200  | 150                 |      |
| V <sub>IH</sub>   | High-level input voltage                                            | ISO722xA, ISO722xB, ISO722xC                      | 2                   |      | 5.5                 | V    |
| V <sub>IL</sub>   | Low-level input voltage                                             | ISO722xA, ISO722xB, ISO722xC                      | 0                   |      | 0.8                 | V    |
| V <sub>IH</sub>   | High-level input voltage                                            | ISO722xM                                          | 0.7 V <sub>CC</sub> |      | V <sub>CC</sub>     | V    |
| $V_{IL}$          | Low-level input voltage                                             | ISO722xM                                          | 0                   |      | 0.3 V <sub>CC</sub> | V    |
| TJ                | Junction temperature                                                |                                                   | -40                 |      | 150                 | °C   |
| Н                 | External magnetic field-strength immunity p                         | per IEC 61000-4-8 and IEC 61000-4-9 certification |                     |      | 1000                | A/m  |

 <sup>(1)</sup> For the 5-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified from 4.5 V to 5.5 V.
 For the 3.3-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified from 3 V to 3.6 V.
 For the 2.8-V operation, V<sub>CC1</sub> or V<sub>CC2</sub> is specified at 2.8 V.
 (2) Typical signaling rate and Input pulse width are measured at ideal conditions at 25°C.

#### 6.4 Thermal Information

|                      |                                              |                                         | ISO7220x<br>ISO7221x |      |
|----------------------|----------------------------------------------|-----------------------------------------|----------------------|------|
|                      | THERMAL                                      | METRIC <sup>(1)</sup>                   | D (SOIC)             | UNIT |
|                      |                                              |                                         | 8 PINS               |      |
| В                    | Junction-to-ambient thermal resistance       | Low-K Thermal Resistance <sup>(2)</sup> | 212                  | °C/W |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | High-K Thermal Resistance               | 122                  | C/VV |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    |                                         | 69.1                 | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         |                                         | 47.7                 | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   |                                         | 15.2                 | °C/W |
| ΨЈВ                  | Junction-to-board characterization paramet   | er                                      | 47.2                 | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | ce                                      | _                    | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Power Ratings

 $V_{CC1} = V_{CC2} = 5.5 \text{ V}$ ,  $T_J = 150 ^{\circ}\text{C}$ ,  $C_L = 15 \text{ pF}$ , Input a 150 Mbps 50% duty cycle square wave

|         | PARAMETER                          | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------|------------------------------------|-----------------|-----|-----|-----|------|
| $P_{D}$ | Device power dissipation, ISO722xM |                 |     |     | 390 | mW   |

Tested in accordance with the Low-K or High-K thermal metric definitions of EIA/JESD51-3 for leaded surface mount packages.



## 6.6 Insulation Specifications

|                   | PARAMETER                                 | TEST CONDITIONS                                                                                                                                                                              | VALUE             | UNIT             |
|-------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|
| GENER/            | AL                                        |                                                                                                                                                                                              |                   |                  |
| CLR               | External clearance <sup>(1)</sup>         | Shortest terminal-to-terminal distance through air                                                                                                                                           | 4                 | mm               |
| CPG               | External creepage <sup>(1)</sup>          | Shortest terminal-to-terminal distance across the package surface                                                                                                                            | 4                 | mm               |
| DTI               | Distance through the insulation           | Minimum internal gap (internal clearance)                                                                                                                                                    | 0.008             | mm               |
| CTI               | Comparative tracking index                | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                        | 400               | V                |
|                   | Material group                            |                                                                                                                                                                                              | II                |                  |
|                   |                                           | Rated mains voltage ≤150 V <sub>RMS</sub>                                                                                                                                                    | I-IV              |                  |
|                   | Overvoltage category                      | Rated mains voltage ≤300 V <sub>RMS</sub>                                                                                                                                                    | 1-111             |                  |
|                   |                                           | Rated mains voltage ≤400 V <sub>RMS</sub>                                                                                                                                                    | I-II              |                  |
| DIN VDE           | E V 0884-11:2017-01 <sup>(2)</sup>        |                                                                                                                                                                                              |                   |                  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar)                                                                                                                                                                         | 560               | $V_{PK}$         |
| V <sub>IOTM</sub> | Maximum transient isolation voltage       | V <sub>TEST</sub> = V <sub>IOTM</sub><br>t = 60 s (qualification), t = 1 s (100% production)                                                                                                 | 4000              | V <sub>PK</sub>  |
|                   |                                           | Method a: After I/O safety test subgroup 2/3, $V_{ini}$ = $V_{IOTM}$ , $t_{ini}$ = 60 s; $V_{pd(m)}$ = 1.2 x $V_{IORM}$ , $t_m$ = 10 s                                                       | ≤5                |                  |
| $q_{pd}$          | Apparent charge <sup>(3)</sup>            | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.3 \times V_{IORM}$ , $t_m = 10$ s                                                    | ≤5                | рС               |
|                   |                                           | Method b1: At routine test (100% production) and preconditioning (type test) $V_{ini} = V_{IOTM}$ , $t_{ini} = 1$ s; $V_{pd(m)} = 1.5 \times V_{IORM}$ , $t_m = 1$ s                         | ≤5                |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output (4)  | $V_{IO} = 0.4 \sin (4E6\pi t)$                                                                                                                                                               | 1                 | pF               |
|                   |                                           | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                               | >10 <sup>12</sup> |                  |
| R <sub>IO</sub>   | Isolation resistance, input to output (4) | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                                                      | >10 <sup>11</sup> | Ω                |
|                   |                                           | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                            | >10 <sup>9</sup>  |                  |
|                   | Pollution degree                          |                                                                                                                                                                                              | 2                 |                  |
|                   | Climatic category                         |                                                                                                                                                                                              | 40/125/21         |                  |
| UL 1577           |                                           | 1                                                                                                                                                                                            |                   |                  |
| V <sub>ISO</sub>  | Withstand isolation voltage               | $\begin{array}{c} V_{TEST} = V_{ISO} = 2500 \ V_{RMS}, \ t = 60 \ s \ (qualification); \\ V_{TEST} = 1.2 \ \times V_{ISO} = 3000 \ V_{RMS}, \ t = 1 \ s \ (100\% \\ production) \end{array}$ | 2500              | V <sub>RMS</sub> |

<sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.

<sup>(2)</sup> This coupler is suitable for *basic electrical insulation* only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

<sup>(3)</sup> Apparent charge is electrical discharge caused by a partial discharge (pd).

<sup>(4)</sup> All pins on each side of the barrier tied together creating a two-terminal device



## 6.7 Safety-Related Certifications

| VDE                                                                                                                     | CSA                                                                                                                                                                                                                                                                                                                         | UL                                                        |
|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| Certified according to DIN VDE V 0884-<br>11:2017-01 and DIN EN 61010-1 (VDE 0411-1):2011-07                            | Certified according to IEC 60950-1 and IEC 62368-1                                                                                                                                                                                                                                                                          | Recognized under UL 1577<br>Component Recognition Program |
| Basic Insulation Maximum Transient Overvoltage, 4000 $V_{PK}$ ; Maximum Repetitive Peak Isolation Voltage, 560 $V_{PK}$ | 2000 V <sub>RMS</sub> Isolation rating<br>400 V <sub>RMS</sub> Basic insulation and 148 V <sub>RMS</sub><br>Reinforced insulation working voltage per CSA<br>60950-1-07+A1+A2 and IEC 60950-1 2nd Ed.<br>+A1+A2.<br>300 V <sub>RMS</sub> Basic insulation working voltage per<br>CSA 62369-1-14 and IEC 62368-1:2014 Ed. 2. | Single protection, 2500 V <sub>RMS</sub>                  |
| Certificate number: 40047657                                                                                            | Master contract number: 220991                                                                                                                                                                                                                                                                                              | File number: E181974                                      |

## 6.8 Safety Limiting Values

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures.

|                | PARAMETER                       | TEST CONDITIONS                                                                     | MIN | TYP | MAX | UNIT |
|----------------|---------------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|------|
|                | Safety input, output, or supply | $R_{\theta JA}$ = 212°C/W, $V_I$ = 5.5 V, $T_J$ = 170°C, $T_A$ = 25°C, see Figure 1 |     |     | 124 | A    |
| IS             | current                         | $R_{\theta JA}$ = 212°C/W, $V_I$ = 3.6 V, $T_J$ = 170°C, $T_A$ = 25°C, see Figure 1 |     |     | 190 | mA   |
| T <sub>S</sub> | Safety temperature              |                                                                                     |     |     | 150 | °C   |

The safety-limiting constraint is the maximum junction temperature specified in the data sheet. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.



## 6.9 Electrical Characteristics—5-V $V_{CC1}$ and V $_{CC2}$ Supplies

 $V_{\text{CC1}}$  and  $V_{\text{CC2}}$  at 5 V  $\pm$  10% (over recommended operating conditions unless otherwise noted.)

|                  | PARAMETER                       | TEST CONDITIONS                                                      | MIN                   | TYP | MAX | UNIT  |
|------------------|---------------------------------|----------------------------------------------------------------------|-----------------------|-----|-----|-------|
|                  |                                 | ISO7220x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load |                       | 1   | 2   | A     |
|                  |                                 | ISO7221 quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load  |                       | 8.5 | 17  | mA    |
|                  | V <sub>CC1</sub> supply current | ISO7220A and ISO7220B 1 Mbps, 0.5-MHz input clock signal, no load    |                       | 2   | 3   | A     |
| I <sub>CC1</sub> |                                 | ISO7221A, ISO7221B 1 Mbps, 0.5-MHz input clock signal, no load       |                       | 10  | 18  | mA    |
|                  |                                 | ISO7220C, ISO7220M 25 Mbps, 12.5-MHz input clock signal, no load     |                       | 4   | 9   | A     |
|                  |                                 | ISO7221C and ISO7221M 25 Mbps, 12.5-MHz input clock signal, no load  |                       | 12  | 22  | mA    |
|                  |                                 | ISO7220x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load |                       | 16  | 31  | A     |
|                  | V <sub>CC2</sub> supply current | ISO7221x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load |                       | 8.5 | 17  | mA    |
|                  |                                 | ISO7220A and ISO7220B 1 Mbps, 0.5-MHz input clock signal, no load    |                       | 17  | 32  | mA    |
| I <sub>CC2</sub> |                                 | ISO7221A, ISO7221B 1 Mbps, 0.5-MHz input clock signal, no load       |                       | 10  | 18  |       |
|                  |                                 | ISO7220C, ISO7220M 25 Mbps, 12.5-MHz input clock signal, no load     |                       | 20  | 34  | A     |
|                  |                                 | ISO7221C and ISO7221M 25 Mbps, 12.5-MHz input clock signal, no load  |                       | 12  | 22  | mA    |
|                  | High lavel autout valtage       | I <sub>OH</sub> = -4 mA, See Figure 14                               | V <sub>CC</sub> - 0.8 | 4.6 |     | V     |
| V <sub>OH</sub>  | High-level output voltage       | I <sub>OH</sub> = -20 μA, See Figure 14                              | V <sub>CC</sub> - 0.1 | 5   |     | V     |
| V                | Low lovel output voltoge        | I <sub>OL</sub> = 4 mA, See Figure 14                                |                       | 0.2 | 0.4 | V     |
| V <sub>OL</sub>  | Low-level output voltage        | $I_{OL}$ = 20 $\mu$ A, See Figure 14                                 |                       | 0   | 0.1 | V     |
| $V_{I(HYS)}$     | Input voltage hysteresis        |                                                                      |                       | 150 |     | mV    |
| I <sub>IH</sub>  | High-level input current        | IN from 0 V to V <sub>CC</sub>                                       |                       |     | 10  | μΑ    |
| I <sub>IL</sub>  | Low-level input current         | IN from 0 V to V <sub>CC</sub>                                       | -10                   |     |     | μΑ    |
| C <sub>I</sub>   | Input capacitance to ground     | IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6\pi t)$                         |                       | 1   |     | pF    |
| CMTI             | Common-mode transient immunity  | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 16               | 25                    | 50  |     | kV/μs |





## 6.10 Electrical Characteristics—5-V $V_{CC1}$ and 3.3-V $V_{CC2}$ Supply

 $V_{\text{CC1}}$  at 5 V ± 10%,  $V_{\text{CC2}}$  at 3.3 V ± 10% (over recommended operating conditions unless otherwise noted.)

|                     | PARAMETER                                     | TEST CONDITIONS                                                            | MIN                   | TYP | MAX | UNIT  |
|---------------------|-----------------------------------------------|----------------------------------------------------------------------------|-----------------------|-----|-----|-------|
|                     |                                               | ISO7220x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load       |                       | 1   | 2   | A     |
|                     |                                               | ISO7221x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load       |                       | 8.5 | 17  | mA    |
|                     |                                               | ISO7220A and ISO7220B 1 Mbps, 0.5-MHz input clock signal, no load          |                       | 2   | 3   | mA    |
| I <sub>CC1</sub>    | V <sub>CC1</sub> supply current               | ISO7221A and ISO7221B 1 Mbps, 0.5-MHz input clock signal, no load          |                       | 10  | 18  | IIIA  |
|                     |                                               | ISO7220C and ISO7220M 25 Mbps, 12.5-MHz input clock signal, no load        |                       | 4   | 9   | mA    |
|                     |                                               | ISO7221C and ISO7221M 25 Mbps, 12.5-MHz input clock signal, no load        |                       | 12  | 22  | MA    |
|                     |                                               | ISO7220x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load       |                       | 8   | 18  | mA    |
|                     |                                               | ISO7221x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load       |                       | 4.3 | 9.5 | mA    |
|                     |                                               | ISO7220A and ISO7220B 1 Mbps, 0.5-MHz input clock signal, no load          |                       | 9   | 19  | Δ     |
| CC2                 | V <sub>CC2</sub> supply current               | ISO7221A and ISO7221B 1 Mbps, 0.5-MHz input clock signal, no load          |                       | 5   | 11  | mA    |
|                     |                                               | ISO7220C and ISO7220M 25 Mbps, 12.5-MHz input clock signal, no load        |                       | 10  | 20  | A     |
|                     |                                               | ISO7221C and ISO7221M 25 Mbps, 12.5-MHz input clock signal, no load        |                       | 6   | 12  | mA    |
|                     |                                               | ISO7220x, ISO7221x (3.3-V side), I <sub>OH</sub> = -4 mA,<br>See Figure 14 | V <sub>CC</sub> - 0.4 |     |     |       |
| V <sub>OH</sub>     | High-level output voltage                     | ISO7221x (5-V side), I <sub>OH</sub> = -4 mA, See Figure 14                | V <sub>CC</sub> - 0.8 |     |     | V     |
|                     |                                               | All devices, $I_{OH} = -20 \mu A$ , See Figure 14                          | V <sub>CC</sub> - 0.1 |     |     |       |
| .,                  | Law L | I <sub>OL</sub> = 4 mA, See Figure 14                                      |                       |     | 0.4 | V     |
| $V_{OL}$            | Low-level output voltage                      | I <sub>OL</sub> = 20 μA, See Figure 14                                     |                       |     | 0.1 | V     |
| V <sub>I(HYS)</sub> | Input voltage hysteresis                      |                                                                            |                       | 150 |     | mV    |
| l <sub>IH</sub>     | High-level input current                      | IN from 0 V to V <sub>CC</sub>                                             |                       |     | 10  | μΑ    |
| I <sub>IL</sub>     | Low-level input current                       | IN from 0 V to V <sub>CC</sub>                                             | -10                   |     |     | μΑ    |
| Cı                  | Input capacitance to ground                   | IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6\pi t)$                               |                       | 1   |     | pF    |
| CMTI                | Common-mode transient immunity                | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 16                     | 15                    | 40  |     | kV/μs |



## 6.11 Electrical Characteristics—3.3-V V<sub>CC1</sub> and 5-V V<sub>CC2</sub> Supply

 $V_{\text{CC1}}$  at 3.3 V  $\pm$  10%,  $V_{\text{CC2}}$  at 5 V  $\pm$  10% (over recommended operating conditions unless otherwise noted.)

|                  | PARAMETER                          | TEST CONDITIONS                                                          | MIN                   | TYP | MAX | UNIT  |
|------------------|------------------------------------|--------------------------------------------------------------------------|-----------------------|-----|-----|-------|
|                  |                                    | ISO7220x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load     |                       | 0.6 | 1   | A     |
|                  |                                    | ISO7221x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load     |                       | 4.3 | 9.5 | mA    |
|                  | V <sub>CC1</sub> supply current    | ISO7220A and ISO7220B 1 Mbps, 0.5-MHz input clock signal, no load        |                       | 1   | 2   | A     |
| I <sub>CC1</sub> |                                    | ISO7221A and ISO7221B 1 Mbps, 0.5-MHz input clock signal, no load        |                       | 5   | 11  | mA    |
|                  |                                    | ISO7220C and ISO7220M 25 Mbps, 12.5-MHz input clock signal, no load      |                       | 2   | 4   | A     |
|                  |                                    | ISO7221C and ISO7221M 25 Mbps, 12.5-MHz input clock signal, no load      |                       | 6   | 12  | mA    |
|                  |                                    | ISO7220x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load     |                       | 16  | 31  | mA    |
|                  |                                    | ISO7221x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load     |                       | 8.5 | 17  | ША    |
|                  |                                    | ISO7220A and ISO7220B 1 Mbps, 0.5-MHz input clock signal, no load        |                       | 18  | 32  | mA    |
| I <sub>CC2</sub> | V <sub>CC2</sub> supply current    | ISO7221A and ISO7221B 1 Mbps, 0.5-MHz input clock signal, no load        |                       | 10  | 18  |       |
|                  |                                    | ISO7220C and ISO7220M 25 Mbps, 12.5-MHz input clock signal, no load      |                       | 20  | 34  | A     |
|                  |                                    | ISO7221C and ISO7221M 25 Mbps, 12.5-MHz input clock signal, no load      |                       | 12  | 22  | mA    |
|                  |                                    | ISO7220x and ISO7221x (5-V side), I <sub>OH</sub> = -4 mA, See Figure 14 | V <sub>CC</sub> - 0.8 |     |     |       |
| V <sub>OH</sub>  | High-level output voltage          | ISO7221x (3.3-V side), $I_{OH} = -4$ mA, See Figure 14                   | $V_{CC} - 0.4$        |     |     |       |
|                  |                                    | All devices, $I_{OH} = -20 \mu A$ , See Figure 14                        | $V_{CC} - 0.1$        |     |     | V     |
| V <sub>OL</sub>  | Low-level output voltage           | I <sub>OL</sub> = 4 mA, See Figure 14                                    |                       |     | 0.4 |       |
| VOL              | Low-level output voltage           | $I_{OL}$ = 20 $\mu$ A, See Figure 14                                     |                       | 0   | 0.1 |       |
| $V_{I(HYS)}$     | Input threshold voltage hysteresis |                                                                          |                       | 150 |     | mV    |
| $I_{\text{IH}}$  | High-level input current           | IN from 0 V or V <sub>CC</sub>                                           |                       |     | 10  | μΑ    |
| $I_{IL}$         | Low-level input current            | IN from 0 V or V <sub>CC</sub>                                           | -10                   |     |     | μΑ    |
| Cı               | Input capacitance to ground        | IN at $V_{CC}$ , $V_{I} = 0.4 \sin (4E6\pi t)$                           |                       | 1   |     | pF    |
| CMTI             | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 16                   | 15                    | 40  |     | kV/μs |



## 6.12 Electrical Characteristics—3.3-V $V_{CC1}$ and $V_{CC2}$ Supplies

 $V_{CC1}$  and  $V_{CC2}$  at 3.3 V ± 10% (over recommended operating conditions unless otherwise noted.)<sup>(1)</sup>

|                     | PARAMETER                       | TEST CONDITIONS                                                      | MIN                   | TYP | MAX | UNIT  |  |
|---------------------|---------------------------------|----------------------------------------------------------------------|-----------------------|-----|-----|-------|--|
|                     |                                 | ISO7220x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load |                       | 0.6 | 1   | A     |  |
|                     |                                 | ISO7221x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load |                       | 4.3 | 9.5 | mA    |  |
|                     |                                 | ISO7220A and ISO7220B 1 Mbps, 0.5-MHz input clock signal, no load    |                       | 1   | 2   | ^     |  |
| I <sub>CC1</sub>    | V <sub>CC2</sub> supply current | ISO7221A and ISO7221B 1 Mbps, 0.5-MHz input clock signal, no load    |                       | 5   | 11  | mA    |  |
|                     |                                 | ISO7220C and ISO7220M 25 Mbps, 12.5-MHz input clock signal, no load  |                       | 2   | 4   |       |  |
|                     |                                 | ISO7221C and ISO7221M 25 Mbps, 12.5-MHz input clock signal, no load  |                       | 6   | 12  | mA    |  |
|                     |                                 | ISO7220x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load |                       | 8   | 18  | ^     |  |
|                     | V <sub>CC2</sub> supply current | ISO7221x quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load |                       | 4.3 | 9.5 | mA    |  |
|                     |                                 | ISO7220A and ISO7220B 1 Mbps, 0.5-MHz input clock signal, no load    |                       | 9   | 19  | mA    |  |
| I <sub>CC2</sub>    |                                 | ISO7221A and ISO7221B 1 Mbps, 0.5-MHz input clock signal, no load    |                       | 5   | 11  |       |  |
|                     |                                 | ISO7220C and ISO7220M 25 Mbps, 12.5-MHz input clock signal, no load  |                       | 10  | 20  | ^     |  |
|                     |                                 | ISO7221C and ISO7221M 25 Mbps, 12.5-MHz input clock signal, no load  |                       | 6   | 12  | mA    |  |
| V                   | High lavel autout valtage       | I <sub>OH</sub> = -4 mA, See Figure 14                               | V <sub>CC</sub> - 0.4 | 3   |     |       |  |
| V <sub>OH</sub>     | High-level output voltage       | I <sub>OH</sub> = -20 μA, See Figure 14                              | V <sub>CC</sub> - 0.1 | 3.3 |     | V     |  |
| \/                  | Law level autout valtage        | I <sub>OL</sub> = 4 mA, See Figure 14                                |                       | 0.2 | 0.4 | V     |  |
| $V_{OL}$            | Low-level output voltage        | I <sub>OL</sub> = 20 μA, See Figure 14                               |                       | 0   | 0.1 |       |  |
| V <sub>I(HYS)</sub> | Input voltage hysteresis        |                                                                      |                       | 150 |     | mV    |  |
| I <sub>IH</sub>     | High-level input current        | IN from 0 V or V <sub>CC</sub>                                       |                       |     | 10  | μΑ    |  |
| I <sub>IL</sub>     | Low-level input current         | IN from 0 V or V <sub>CC</sub>                                       | -10                   |     |     | μΑ    |  |
| Cı                  | Input capacitance to ground     | IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6\pi t)$                         |                       | 1   |     | pF    |  |
| CMTI                | Common-mode transient immunity  | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 16               | 15                    | 40  |     | kV/μs |  |

<sup>(1)</sup> For the 3.3-V operation,  $V_{CC1}$  or  $V_{CC2}$  is specified from 3 V to 3.6 V.

## 6.13 Electrical Characteristics—2.8-V V<sub>CC1</sub> and V<sub>CC2</sub> Supplies

 $V_{CC1}$  and  $V_{CC2}$  at 2.8 V (over recommended operating conditions unless otherwise noted.) 2.8-V operation is only specified for ISO722xC with production screening starting in January 2012. The first two digits of the Lot Trace Code (YMSLLLLG4) written on top of each device can be used to identify year and month of production respectively.

|                                                  | PARAMETER                                                                                                             | TEST CONDITIONS                                                      | MIN                   | TYP  | MAX | UNIT  |
|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------|------|-----|-------|
|                                                  |                                                                                                                       | ISO7220C quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load |                       | 0.4  | 0.9 | A     |
|                                                  | V aupply aurrent                                                                                                      | ISO7221C quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load |                       | 3.7  | 7.5 | mA    |
| I <sub>CC1</sub>                                 | V <sub>CC1</sub> supply current  V <sub>CC2</sub> supply current  High-level output voltage  Low-level output voltage | ISO7220C 25 Mbps, 12.5-MHz input clock signal, no load               |                       | 1.5  | 3.5 | A     |
|                                                  |                                                                                                                       | ISO7221C 25 Mbps, 12.5-MHz input clock signal, no load               |                       | 4.5  | 10  | mA    |
|                                                  |                                                                                                                       | ISO7220C quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load |                       | 6.8  | 15  | A     |
|                                                  | C2 V <sub>CC2</sub> supply current                                                                                    | ISO7221C quiescent, V <sub>I</sub> = V <sub>CC</sub> or 0 V, no load |                       | 3.7  | 7.5 | mA    |
| I <sub>CC2</sub>                                 | V <sub>CC2</sub> supply current                                                                                       | ISO7220C 25 Mbps, 12.5-MHz input clock signal, no load               |                       | 9    | 17  | A     |
| <del>                                     </del> |                                                                                                                       | ISO7221C 25 Mbps, 12.5-MHz input clock signal, no load               |                       | 4.5  | 10  | mA    |
| \/                                               | High level cutout valtage                                                                                             | I <sub>OH</sub> = -4 mA, See Figure 14                               | V <sub>CC</sub> - 0.6 | 2.55 |     |       |
| V <sub>OH</sub>                                  | nigri-ievei output voitage                                                                                            | I <sub>OH</sub> = -20 μA, See Figure 14                              | V <sub>CC</sub> - 0.1 | 2.8  |     | \ /   |
| \/                                               | Law layer autaut valtage                                                                                              | I <sub>OL</sub> = 4 mA, See Figure 14                                |                       | 0.25 | 0.6 | V     |
| V <sub>OL</sub>                                  | Low-level output voltage                                                                                              | I <sub>OL</sub> = 20 μA, See Figure 14                               |                       | 0    | 0.1 |       |
| $V_{I(HYS)}$                                     | Input voltage hysteresis                                                                                              |                                                                      |                       | 150  |     | mV    |
| I <sub>IH</sub>                                  | High-level input current                                                                                              | IN from 0 V or V <sub>CC</sub>                                       |                       |      | 10  | μΑ    |
| I <sub>IL</sub>                                  | Low-level input current                                                                                               | IN from 0 V or V <sub>CC</sub>                                       | -10                   |      |     | μΑ    |
| Cı                                               | Input capacitance to ground                                                                                           | IN at $V_{CC}$ , $V_I = 0.4 \sin (4E6\pi t)$                         |                       | 1    |     | pF    |
| CMTI                                             | Common-mode transient immunity                                                                                        | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 16               | 10                    | 30   |     | kV/μs |



## 6.14 Switching Characteristics—5-V $V_{CC1}$ and $V_{CC2}$ Supplies

 $V_{CC1}$  and  $V_{CC2}$  at 5 V  $\pm$  10% (over recommended operating conditions unless otherwise noted.)

|                                     | PARAMETER                                          | TEST CONDITIONS                                                                                          | MIN | TYP | MAX | UNIT |
|-------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                  | 100700:4                                                                                                 | 280 | 405 | 600 | ns   |
| PWD                                 | Pulse-width distortion $ t_{PHL} - t_{PLH} ^{(1)}$ | ISO722xA, see Figure 14                                                                                  |     | 1   | 18  | ns   |
| $t_{PLH},t_{PHL}$                   | Propagation delay                                  | ISO722xB, see Figure 14                                                                                  | 42  | 55  | 70  | ns   |
| PWD                                 | Pulse-width distortion $ t_{PHL} - t_{PLH} ^{(1)}$ | ISO/22XB, See Figure 14                                                                                  |     | 1   | 3   | ns   |
| $t_{PLH},t_{PHL}$                   | Propagation delay                                  | ISO722xC, see Figure 14                                                                                  | 22  | 32  | 42  | ns   |
| PWD                                 | Pulse-width distortion $ t_{PHL} - t_{PLH} ^{(1)}$ | ISO722xC, see Figure 14                                                                                  |     | 1   | 2   | ns   |
| $t_{PLH},t_{PHL}$                   | Propagation delay                                  | ISO722xM, see Figure 14                                                                                  | 6   | 10  | 16  | ns   |
| PWD                                 | Pulse-width distortion $ t_{PHL} - t_{PLH} ^{(1)}$ | ISO/22xM, see Figure 14                                                                                  |     | 0.5 | 1   | ns   |
|                                     | Part-to-part skew <sup>(2)</sup>                   | ISO722xA                                                                                                 |     |     | 180 | ns   |
|                                     |                                                    | ISO722xB                                                                                                 |     |     | 17  |      |
| t <sub>sk(pp)</sub>                 |                                                    | ISO722xC                                                                                                 |     |     | 10  |      |
|                                     |                                                    | ISO722xM                                                                                                 |     |     | 3   |      |
|                                     |                                                    | ISO7220A                                                                                                 |     | 3   | 15  |      |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew (3)                 | ISO7220B                                                                                                 |     | 0.6 | 3   | ns   |
|                                     |                                                    | ISO7220C, ISO7220M                                                                                       |     | 0.2 | 1   |      |
| t <sub>r</sub>                      | Output signal rise time                            | See Figure 44                                                                                            |     | 1   |     | ns   |
| t <sub>f</sub>                      | Output signal fall time                            | See Figure 14                                                                                            |     | 1   |     | ns   |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss   | See Figure 15                                                                                            |     | 3   |     | μS   |
|                                     | Pook to pook eve pattern litter                    | ISO722xM, 150 Mbps PRBS NRZ data, 5-bit max same polarity input, both channels, See Figure 17, Figure 13 |     | 1   |     |      |
| t <sub>jit(pp)</sub>                | Peak-to-peak eye-pattern jitter                    | ISO722xM, 150 Mbps unrestricted bit run length data input, both channels, See Figure 17                  |     | 2   |     | ns   |

Also referred to as pulse skew.

t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified pins of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.  $t_{sk(0)}$  is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the

same direction while driving identical specified loads.



## 6.15 Switching Characteristics—5-V $V_{CC1}$ and 3.3-V $V_{CC2}$ Supply

 $V_{\text{CC1}}$  at 5 V ± 10%,  $V_{\text{CC2}}$  at 3.3 V ± 10% (over recommended operating conditions unless otherwise noted.)

|                                     | PARAMETER                                          | TEST CONDITIONS                                                                                          | MIN | TYP | MAX | UNIT |
|-------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                  | ISO722vA and Figure 4.4                                                                                  | 285 | 410 | 585 | ns   |
| PWD                                 | Pulse-width distortion $ t_{PHL} - t_{PLH} ^{(1)}$ | ISO722xA, see Figure 14                                                                                  |     | 1   | 18  | ns   |
| $t_{PLH}, t_{PHL}$                  | Propagation delay                                  | ISO722xB, see Figure 14                                                                                  | 45  | 58  | 75  | ns   |
| PWD                                 | Pulse-width distortion $ t_{PHL} - t_{PLH} ^{(1)}$ | ISO/22xb, see Figure 14                                                                                  |     | 1   | 3   | ns   |
| $t_{PLH}, t_{PHL}$                  | Propagation delay                                  | ISO722xC, see Figure 14                                                                                  | 25  | 36  | 48  | ns   |
| PWD                                 | Pulse-width distortion $ t_{PHL} - t_{PLH} ^{(1)}$ | 130722xC, see Figure 14                                                                                  |     | 1   | 2   | ns   |
| $t_{PLH}, t_{PHL}$                  | Propagation delay                                  | ISO722xM, see Figure 14                                                                                  | 7   | 12  | 20  | ns   |
| PWD                                 | Pulse-width distortion $ t_{PHL} - t_{PLH} ^{(1)}$ | ISO/22xivi, see Figure 14                                                                                |     | 0.5 | 1   | ns   |
|                                     |                                                    | ISO722xA                                                                                                 |     |     | 180 | ns   |
|                                     | Part-to-part skew (2)                              | ISO722xB                                                                                                 |     |     | 17  |      |
| t <sub>sk(pp)</sub>                 | ran-to-part skew ·                                 | ISO722xC                                                                                                 |     |     | 10  |      |
|                                     |                                                    | ISO722xM                                                                                                 |     |     | 5   |      |
|                                     |                                                    | ISO7220A                                                                                                 |     | 3   | 15  |      |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew (3)                 | ISO7220B                                                                                                 |     | 0.6 | 3   | ns   |
|                                     |                                                    | ISO7220C, ISO7220M                                                                                       |     | 0.2 | 1   |      |
| t <sub>r</sub>                      | Output signal rise time                            | See Figure 14                                                                                            |     | 2   |     | ns   |
| t <sub>f</sub>                      | Output signal fall time                            | See Figure 14                                                                                            |     | 2   |     | ns   |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss   | See Figure 15                                                                                            |     | 3   |     | μS   |
|                                     | Pook to pook ove pottern litter                    | ISO722xM, 150 Mbps PRBS NRZ data, 5-bit max same polarity input, both channels, See Figure 17, Figure 13 |     | 1   |     |      |
| t <sub>jit(pp)</sub>                | Peak-to-peak eye-pattern jitter                    | ISO722xM, 150 Mbps unrestricted bit run length data input, both channels, See Figure 17                  |     | 2   |     | ns   |

Also referred to as pulse skew.

t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified pins of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.  $t_{sk(0)}$  is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the

same direction while driving identical specified loads.



## 6.16 Switching Characteristics—3.3-V <sub>CC1</sub> and 5-V V<sub>CC2</sub> Supplies

 $V_{CC1}$  at 3.3 V  $\pm$  10%,  $V_{CC2}$  at 5 V  $\pm$  10% (over recommended operating conditions unless otherwise noted.)

| 001                                 | PARAMETER                                                                    | TEST CONDITIONS                                                                                          | MIN | TYP | MAX | UNIT |
|-------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                            | ISO722vA and Figure 44                                                                                   | 285 | 395 | 605 | ns   |
| PWD                                 | Pulse-width distortion $ t_{PHL} - t_{PLH} ^{(1)}$                           | ISO722xA, see Figure 14                                                                                  |     | 1   | 22  | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                            | 100700.0                                                                                                 | 45  | 58  | 75  | ns   |
| PWD                                 | Pulse-width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>   <sup>(1)</sup> | ISO722xB, see Figure 14                                                                                  |     | 1   | 4   | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                            | 100700:0 Firms 44                                                                                        | 25  | 36  | 48  | ns   |
| PWD                                 | Pulse-width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>   (1)            | ISO722xC, see Figure 14                                                                                  |     | 1   | 3   | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                            | 100700:14 5 44                                                                                           | 7   | 12  | 21  | ns   |
| PWD                                 | Pulse-width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>   <sup>(1)</sup> | ISO722xM, see Figure 14                                                                                  |     | 0.5 | 1   | ns   |
|                                     |                                                                              | ISO722xA                                                                                                 |     |     | 190 | ns   |
|                                     | Part-to-part skew (2)                                                        | ISO722xB                                                                                                 |     |     | 17  |      |
| t <sub>sk(pp)</sub>                 | Fait-to-pait skew V                                                          | ISO722xC                                                                                                 |     |     | 10  |      |
|                                     |                                                                              | ISO722xM                                                                                                 |     |     | 5   |      |
|                                     |                                                                              | ISO7220A                                                                                                 |     | 3   | 15  |      |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew (3)                                           | ISO7220B                                                                                                 |     | 0.6 | 3   | ns   |
|                                     |                                                                              | ISO7220C, ISO7220M                                                                                       |     | 0.2 | 1   |      |
| t <sub>r</sub>                      | Output signal rise time                                                      | 0 5 44                                                                                                   |     | 1   |     | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                      | See Figure 14                                                                                            |     | 1   |     | ns   |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss                             | See Figure 15                                                                                            |     | 3   |     | μS   |
|                                     | Peak-to-peak eye-pattern jitter                                              | ISO722xM, 150 Mbps PRBS NRZ data, 5-bit max same polarity input, both channels, see Figure 17, Figure 13 |     | 1   |     |      |
| t <sub>jit(pp)</sub>                |                                                                              | ISO722xM, 150 Mbps unrestricted bit run length data input, both channels, see Figure 17                  |     | 2   |     | ns   |

<sup>(1)</sup> Also referred to as pulse skew.

<sup>(2)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified pins of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

<sup>(3)</sup> t<sub>sk(o)</sub> is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.



## 6.17 Switching Characteristics—3.3-V V<sub>CC1</sub> and V<sub>CC2</sub> Supplies

 $V_{CC1}$  and  $V_{CC2}$  at 3.3 V  $\pm$  10% (over recommended operating conditions unless otherwise noted.)

|                                     | PARAMETER                                                                    | TEST CONDITIONS                                                                                          | MIN | TYP | MAX | UNIT |
|-------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                            | ISO722xA, see Figure 14                                                                                  | 290 | 400 | 610 | ns   |
| PWD                                 | Pulse-width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>   <sup>(1)</sup> | ISO722XA, See Figure 14                                                                                  |     | 1   | 22  | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                            | ICO722vP and Figure 44                                                                                   | 46  | 62  | 78  | ns   |
| PWD                                 | Pulse-width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>   <sup>(1)</sup> | ISO722xB, see Figure 14                                                                                  |     | 1   | 4   | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                            | 100700.0 5: 44                                                                                           | 26  | 40  | 52  | ns   |
| PWD                                 | Pulse-width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>   <sup>(1)</sup> | ISO722xC, see Figure 14                                                                                  |     | 1   | 3   | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                            | 100700.14                                                                                                | 8   | 16  | 25  | ns   |
| PWD                                 | Pulse-width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>   <sup>(1)</sup> | ISO722xM, see Figure 14                                                                                  |     | 0.5 | 1   | ns   |
|                                     |                                                                              | ISO722xA                                                                                                 |     |     | 190 | ns   |
|                                     | Part-to-part skew <sup>(2)</sup>                                             | ISO722xB                                                                                                 |     |     | 17  |      |
| t <sub>sk(pp)</sub>                 | rait-to-pait skew                                                            | ISO722xC                                                                                                 |     |     | 10  |      |
|                                     |                                                                              | ISO722xM                                                                                                 |     |     | 5   |      |
|                                     |                                                                              | ISO7220A                                                                                                 |     | 3   | 15  |      |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew (3)                                           | ISO7220B                                                                                                 |     | 0.6 | 3   | ns   |
|                                     |                                                                              | ISO7220C, ISO7220M                                                                                       |     | 0.2 | 1   |      |
| t <sub>r</sub>                      | Output signal rise time                                                      | 0 5 44                                                                                                   |     | 2   |     | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                      | See Figure 14                                                                                            |     | 2   |     | ns   |
| t <sub>fs</sub>                     | Failsafe output delay time from input power loss                             | See Figure 15                                                                                            |     | 3   |     | μS   |
|                                     | Peak-to-peak eye-pattern jitter                                              | ISO722xM, 150 Mbps PRBS NRZ data, 5-bit max same polarity input, both channels, See Figure 17, Figure 13 |     | 1   |     |      |
| t <sub>jit(pp)</sub>                |                                                                              | ISO722xM, 150 Mbps unrestricted bit run length data input, both channels, See Figure 17                  |     | 2   |     | ns   |

<sup>(1)</sup> Also referred to as pulse skew.

## 6.18 Switching Characteristics—2.8-V V<sub>CC1</sub> and V<sub>CC2</sub> Supplies

V<sub>CC1</sub> and V<sub>CC2</sub> at 2.8 V (over recommended operating conditions unless otherwise noted.)

|                     | PARAMETER                                                         | TEST CONDITIONS         | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------------------------------------|-------------------------|-----|-----|-----|------|
| $t_{PLH},t_{PHL}$   | Propagation delay                                                 | ISO7222C and Figure 44  | 26  | 45  | 65  | ns   |
| PWD                 | Pulse-width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>   (1) | ISO722xC, see Figure 14 |     | 1.5 | 5   | ns   |
| t <sub>sk(pp)</sub> | Part-to-part skew <sup>(2)</sup>                                  | ISO722xC                |     |     | 12  | ns   |
| t <sub>sk(o)</sub>  | Channel-to-channel output skew (3)                                | ISO7220C                |     | 0.2 | 5   | ns   |
| t <sub>r</sub>      | Output signal rise time                                           | See Figure 44           |     | 2   |     | ns   |
| t <sub>f</sub>      | Output signal fall time                                           | See Figure 14           |     | 2   |     | ns   |
| t <sub>fs</sub>     | Failsafe output delay time from input power loss                  | See Figure 15           |     | 4.6 |     | μS   |

<sup>(1)</sup> Also referred to as pulse skew.

<sup>(2)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified pins of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

<sup>(3)</sup> t<sub>sk(o)</sub> is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.

<sup>(2)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified pins of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

<sup>(3)</sup> t<sub>sk(o)</sub> is the skew between specified outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical specified loads.



## 6.19 Insulation Characteristics Curves





## 6.20 Typical Characteristics



Figure 2. 3.3-V<sub>RMS</sub> Supply Current vs Signaling Rate (Mbps)



Figure 3. 5-V<sub>RMS</sub> Supply Current vs Signaling Rate (Mbps)



Figure 4. Propagation Delay vs Free-Air Temperature, ISO722xA



Figure 5. Propagation Delay vs Free-Air Temperature, ISO722xB



Figure 6. Propagation Delay vs Free-Air Temperature, ISO722xC



Figure 7. Propagation Delay vs Free-Air Temperature, ISO722xM



## **Typical Characteristics (continued)**



Figure 8. ISO722xA, ISO722xB and ISO722xC Input Voltage Low-to-High Switching Threshold vs Free-Air Temperature



Figure 9. ISO722xM Input Voltage High-to-Low vs Free-Air Temperature



Figure 10. V<sub>CC</sub> Undervoltage Threshold vs Free-Air Temperature



Figure 11. High-Level Output Current vs High-Level Output Voltage



Figure 12. Low-Level Output Current vs Low-Level Output Voltage



Figure 13. ISO722xM Jitter vs Signaling Rate



## 7 Parameter Measurement Information



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O =$  50  $\Omega$ .
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 14. Switching Characteristic Test Circuit and Voltage Waveforms



A.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 15. Failsafe Delay Time Test Circuit and Voltage Waveforms



Copyright © 2016, Texas Instruments Incorporated

A.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm$  20%.

Figure 16. Common-Mode Transient Immunity Test Circuit



## **Parameter Measurement Information (continued)**



NOTE: PRBS bit pattern run length is  $2^{16} - 1$ . Transition time is 800 ps.

Figure 17. Peak-to-Peak Eye-Pattern Jitter Test Circuit and Voltage Waveform



## 8 Detailed Description

#### 8.1 Overview

The isolator in the Functional Block Diagram is based on a capacitive isolation barrier technique. The I/O channel of the ISO7220x and ISO7221x family of devices consists of two internal data channels, a high-frequency channel (HF) with a bandwidth from 100 kbps up to 150 Mbps, and a low-frequency channel (LF) covering the range from 100 kbps down to DC. In principle, a single-ended input signal entering the HF-channel is split into a differential signal via the inverter gate at the input. The following capacitor-resistor networks differentiate the signal into transients, which then are converted into differential pulses by two comparators. The comparator outputs drive a NOR-gate flip-flop whose output feeds an output multiplexer. A decision logic (DCL) at the driving output of the flip-flop measures the durations between signal transients. If the duration between two consecutive transients exceeds a certain time limit, (as in the case of a low-frequency signal), the DCL forces the output-multiplexer to switch from the high-frequency to the low-frequency channel.

Because low-frequency input signals require the internal capacitors to assume prohibitively large values, these signals are pulse-width modulated (PWM) with the carrier frequency of an internal oscillator, thus creating a sufficiently high frequency signal, capable of passing the capacitive barrier. As the input is modulated, a low-pass filter (LPF) is needed to remove the high-frequency carrier from the actual data before passing it on to the output multiplexer.

## 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated



## 8.3 Feature Description

Table 1 provides an overview of the device features.

**Table 1. Device Features** 

| PART NUMBER | MAXIMUM SIGNALING<br>RATE | INPUT<br>THRESHOLD                 | CHANNEL<br>DIRECTION |  |  |
|-------------|---------------------------|------------------------------------|----------------------|--|--|
| ISO7220A    | 1 Mbps                    | ≈ 1.5 V (TTL)<br>(CMOS compatible) |                      |  |  |
| ISO7220B    | 5 Mbps                    | ≈ 1.5 V (TTL)<br>(CMOS compatible  | Same direction       |  |  |
| ISO7220C    | 25 Mbps                   | ≈ 1.5 V (TTL)<br>(CMOS compatible) |                      |  |  |
| ISO7220M    | 150 Mbps                  | V <sub>CC</sub> / 2 (CMOS)         |                      |  |  |
| ISO7221A    | 1 Mbps                    | ≈ 1.5 V (TTL)<br>(CMOS compatible) |                      |  |  |
| ISO7221B    | 5 Mbps                    | ≈ 1.5 V (TTL)<br>(CMOS compatible) | Opposite directions  |  |  |
| ISO7221C    | 25 Mbps                   | ≈ 1.5 V (TTL)<br>(CMOS compatible) |                      |  |  |
| ISO7221M    | 150 Mbps                  | V <sub>CC</sub> / 2 (CMOS)         |                      |  |  |

## 8.4 Device Functional Modes

The ISO7220x and ISO7221x family of devices functional modes are listed in Table 2.

Table 2. ISO7220x or ISO7221x Function Table (1)

| INPUT SIDE V <sub>CC</sub> | OUTPUT SIDE V <sub>CC</sub> | INPUT (IN) | OUTPUT (OUT) |  |  |
|----------------------------|-----------------------------|------------|--------------|--|--|
|                            |                             | Н          | Н            |  |  |
| PU                         | PU                          | L          | L            |  |  |
|                            |                             | Open       | Н            |  |  |
| PD                         | PU                          | X          | Н            |  |  |
| X                          | PD                          | X          | Undetermined |  |  |

(1) PU = Powered Up ( $V_{CC} \ge 3.0 \text{ V}$ ), PD = Powered Down ( $V_{CC} \le 2.5 \text{ V}$ ), X = Irrelevant, H = High Level, L = Low Level



Figure 18. Device I/O Schematics



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The ISO7220x and ISO7221x family devices use single-ended TTL or CMOS-logic switching technology. The supply voltage range is from 3 V (2.8 V for C-grade) to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . When designing with digital isolators, because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is,  $\mu C$  or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

## 9.2 Typical Application

The ISO7221x family of devices can be used with Texas Instruments' mixed signal micro-controller, digital-to-analog converter, transformer driver, and voltage regulator to create an isolated 4- to 20-mA current loop.



Figure 19. Isolated 4- to 20-mA Current Loop

#### 9.2.1 Design Requirements

Unlike optocouplers, which require external components to improve performance, provide bias (or limit current), the ISO7220x and ISO7221x devices require only two external bypass capacitors to operate.



## Typical Application (continued)

#### 9.2.2 Detailed Design Procedure

Figure 20 and Figure 21 show the hookup of a typical ISO7220x and ISO7221x circuit. The only external components are two bypass capacitors.



Figure 20. Typical ISO7220x Circuit Hook-Up



Figure 21. Typical ISO7221x Circuit Hook-Up

## 9.2.3 Application Curve

At maximum working voltage, the isolation barrier of the ISO7220x and ISO7221x family of devices has more than 28 years of life.



Figure 22. Time-Dependent Dielectric Breakdown Test Results



## 10 Power Supply Recommendations

To help ensure reliable operation at all data rates and supply voltages, a  $0.1-\mu F$  bypass capacitor is recommended at input and output supply pins ( $V_{CC1}$  and  $V_{CC2}$ ). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments SN6501 device. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 Transformer Driver for Isolated Power Supplies.

## 11 Layout

## 11.1 Layout Guidelines

A minimum of four layers are required to accomplish a low EMI PCB design (see Figure 23). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Route the high-speed traces on the top layer to avoid the use of vias (and the introduction of the inductances)
  and allow for clean interconnects between the isolator and the transmitter and receiver circuits of the data
  link.
- Place a solid ground plane next to the high-speed signal layer to establish controlled impedance for transmission line interconnects and provide an excellent low-inductance path for the return current flow.
- Place the power plane next to the ground plane to create additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Route the slower speed control signals on the bottom layer to allow for greater flexibility as these signal links
  usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. Adding a second plane system to the stack makes the stack mechanically stable and prevents it from warping. The power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, refer to the Digital Isolator Design Guide.

#### 11.1.1 PCB Material

For digital circuit boards operating at less than 150 Mbps, (or rise and fall times greater than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics.

#### 11.2 Layout Example



Figure 23. Recommended Layer Stack



## 12 Device and Documentation Support

## 12.1 Device Support

#### 12.1.1 Development Support

For development support, refer to:

- AC-mains LED Lighting with DALI DMX512 & Power Line Communications Reference Design.
- Industrial Servo Drive and AC Inverter Drive Reference Design
- Low-Cost Single/Dual-Phase Isolated Electricity Measurement Reference Design
- Noise Tolerant Capacitive Touch HMI Reference Design
- Type 2 PoE PSE, 6kV Lightning Surge Reference Design

## 12.2 Documentation Support

#### 12.2.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, DAC161P997 Single-Wire 16-bit DAC for 4- to 20-mA Loops data sheet
- Texas Instruments, Digital Isolator Design Guide
- Texas Instruments, High-Voltage Lifetime of the ISO72x Family of Digital Isolators application report
- · Texas Instruments, Isolation Glossary
- Texas Instruments, MSP430G2x32 Mixed Signal Microcontroller data sheet
- Texas Instruments, SN6501 Transformer Driver for Isolated Power Supplies data sheet
- Texas Instruments, TPS763xx Low-Power 150-mA Low-Dropout Linear Regulators data sheet

#### 12.3 Related Links

ISO7221C

ISO7221M

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**TECHNICAL TOOLS & SUPPORT &** PRODUCT FOLDER **ORDER NOW PARTS DOCUMENTS** COMMUNITY **SOFTWARE** ISO7220A Click here Click here Click here Click here Click here ISO7220B Click here Click here Click here Click here Click here ISO7220C Click here Click here Click here Click here Click here ISO7220M Click here Click here Click here Click here Click here ISO7221A Click here Click here Click here Click here Click here ISO7221B Click here Click here Click here Click here Click here

Click here

Click here

Table 3. Related Links

## 12.4 Receiving Notification of Documentation Updates

Click here

Click here

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

Click here

Click here

#### 12.5 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help

Click here

Click here

Click here

Click here



## **Community Resources (continued)**

solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.6 Trademarks

E2E is a trademark of Texas Instruments.

DeviceNet is a trademark of Open DeviceNet Vendors Association.

Profibus is a trademark of Profibus.

All other trademarks are the property of their respective owners.

#### 12.7 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 12.8 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





24-Aug-2018

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp                 | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|-------------------------------|--------------|----------------------|---------|
| ISO7220AD        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM            | -40 to 125   | I7220A               | Sample  |
| ISO7220ADG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM            | -40 to 125   | I7220A               | Samples |
| ISO7220ADR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM            | -40 to 125   | I7220A               | Samples |
| ISO7220ADRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM            | -40 to 125   | I7220A               | Samples |
| ISO7220BD        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM            | -40 to 125   | I7220B               | Samples |
| ISO7220BDG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM            | -40 to 125   | I7220B               | Samples |
| ISO7220BDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM            | -40 to 125   | I7220B               | Samples |
| ISO7220BDRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM -40 to 125 |              | I7220B               | Samples |
| ISO7220CD        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM            | -40 to 125   | 17220C               | Samples |
| ISO7220CDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM            | -40 to 125   | 17220C               | Samples |
| ISO7220MD        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM            | -40 to 125   | I7220M               | Samples |
| ISO7220MDG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM            | -40 to 125   | 17220M               | Samples |
| ISO7220MDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM            | -40 to 125   | I7220M               | Samples |
| ISO7220MDRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM            | -40 to 125   | I7220M               | Samples |
| ISO7221AD        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM -40 to 125 |              | I7221A               | Samples |
| ISO7221ADG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM -40 to 125 |              | I7221A               | Samples |
| ISO7221ADR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM            | -40 to 125   | I7221A               | Samples |





www.ti.com 24-Aug-2018

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------|
| ISO7221ADRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | I7221A                  | Samples |
| ISO7221BD        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | I7221B                  | Samples |
| ISO7221BDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | I7221B                  | Sample  |
| ISO7221BDRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | I7221B                  | Sample  |
| ISO7221CD        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 17221C                  | Sample  |
| ISO7221CDG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 17221C                  | Sample  |
| ISO7221CDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 17221C                  | Sample  |
| ISO7221CDRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 17221C                  | Sample  |
| ISO7221MD        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | I7221M                  | Sample  |
| ISO7221MDG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | I7221M                  | Sample  |
| ISO7221MDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | I7221M                  | Sample  |
| ISO7221MDRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 17221M                  | Sample  |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet J\$709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".





24-Aug-2018

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF ISO7220A, ISO7221A, ISO7221C:

Automotive: ISO7220A-Q1, ISO7221A-Q1, ISO7221C-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Aug-2018

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO7220ADR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO7220BDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO7220CDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO7220MDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO7221ADR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO7221BDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO7221CDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO7221MDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 14-Aug-2018



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO7220ADR | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| ISO7220BDR | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| ISO7220CDR | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| ISO7220MDR | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| ISO7221ADR | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| ISO7221BDR | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| ISO7221CDR | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| ISO7221MDR | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |

# D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated