# SUPER DETERMINISTIC:

LLM Models Quantum Measurement

Luka Bostick University Of North Texas

#### CHAPTER 1

### AI OBSERVATION

Artificial intelligence was once a novel concept theorized by Alan Turing after the publication of his 1936 Princeton Dissertation On "Computable Numbers, with an Application to the Entscheidungs problem" (With support from von Neumann) (Gribbin, 2016); is now one of the most significant technological domain. Coupled with the historic decline in computer memory and storage costs, the necessary components are required to power the Vector databases to fulfill its hunger for data.

The technology at the heart of this epoch rests in Bhargava, Witkowski, Shah, and Thomson's paper titled "What's the Magic Word? A Control Theory of LLM Prompting" <sup>1</sup> allows us to rethink the control structures that interact with the boolean logic, as addressed in Andrea Liu's 2024 Oppenheimer Lecture talk "Particle Systems that can Learn Themselves" <sup>2</sup>

My approach will be holistic. first, describe the Neuron: Its functionality in the body and our abstraction of it. Then, I will briefly describe the Standing waves model for an atom and our quantum abstraction. Next, we will discuss the difference between Quantum Machine Learning vs. Classical Machine Learning. Afterward, I will focus on Designing a Machine Learning System that is capable of training a nematode brain³ to recursive self-learning through a federated model using the Qiskit framework⁴ created and maintained by IBM Research remotely cohered with a classical CMOS ML model using Meta's Llama 3⁵. Then we will explore the possibility of creating an intranet between the University of Southern California's Discover Expedition⁶ with The University of Texas at Austin's Quantum Computer <sup>7</sup>

<sup>&</sup>lt;sup>1</sup>Bhargava, A., Witkowski, C., Shah, M., & Thomson, M. (2024, January 3). What's The magic word? A control theory of LLM prompting. arXiv.org. https://arxiv.org/abs/2310.04444

<sup>&</sup>lt;sup>2</sup>YouTube. (2024, April 25). The 2024 Oppenheimer lecture featuring Andrea Liu. YouTube. https://www.youtube.com/watch?v=7hz4cs-hGew

<sup>&</sup>lt;sup>3</sup>OpenWorm. GitHub. (n.d.). https://github.com/openworm

<sup>4&</sup>quot;Qiskit: IBM quantum computing. Qiskit | IBM Quantum Computing. (n.d.). https://www.ibm.com/quantum/qiskit

<sup>&</sup>lt;sup>5</sup>Meta Llama. (n.d.). https://llama.meta.com/

<sup>&</sup>lt;sup>6</sup>Home. DiscoverExpedition. (2023, November 3). https://discoverexpedition.usc.edu/

<sup>&</sup>lt;sup>7</sup>Quantum computing. Quantum Computing | Texas Computing. (n.d.). https://computing.utexas.edu/research/quantum-computing

#### CHAPTER 2

## LLM Abstraction

Upon observing the words before you the portion of your brain that observes a system that is capable of modeling quantum states, defined as: *The probabilistic outcome determined: upon observing the representational spin of any coherent two-level system.* 

According to Kaur, Bagchi, and Pati's paper "Remote Creation of Quantum Coherence via Indefinite Causal Order" is remotely cohered to the system it propagates. When describing Von Neumann's (discredited) theory of hidden Variables Gribbin writes in "Computing with Quantum Cats" "The Copenhagen Interpretation says that even though the evolution of the wave is deterministic, the process of collapse introduces an element of probability into the outcomes of experiments- that is, we can never know perfectly all of the starting conditions." With this intuition, I intend to model a Quantum Messaging System to prove Bell's Inequality

$$S = \langle x \cdot y \rangle_{(0,0)} + \langle x \cdot y \rangle_{(0,1)}$$

$$+ \langle x \cdot y \rangle_{(1,0)} - \langle x \cdot y \rangle_{(1,1)} \le 2$$
(2.1)

to build upon the Nature article titled "Experimental loophole-free violation of a Bell inequality using entangled electron spins separated by 1.3 km " Hensen, B., Bernien, H., Dréau, A. et al. set up the solution " where  $\langle x \cdot y \rangle_{(a,b)}$  denotes the expectation value of the product of x and y for input bits a and b." "Quantum theory predicts that the Bell inequality can be significantly violated in the following setting. We add one particle, for example an electron, to each box. The spin degree of freedom of the electron forms a two-level system with eigenstates  $|\uparrow\rangle$  and  $|\downarrow\rangle$ . For each trial, the two spins are prepared into the entangled state  $|\psi^-\rangle=(|\uparrow\downarrow\rangle-|\downarrow\uparrow\rangle)/\sqrt{2}$ . The spin in box A is then measured along direction Z (for input bit a=0) or X (for a=1) and the spin in box B is measured along  $(-Z+X)/\sqrt{2}$  (for b=0) or  $(-Z-X)/\sqrt{2}$  (for b=1). If the measurement outcomes are used as outputs of the boxes, quantum theory predicts a value of  $S=2\sqrt{2}$ , showing that the combination of locality and realism is fundamentally incompatible with the predictions of quantum mechanics."

<sup>&</sup>lt;sup>1</sup>Kaur, J., Bagchi, S., & Pati, A. K. (2023, February 8). Remote creation of quantum coherence via indefinite causal order. arXiv.org. https://arxiv.org/abs/2103.04894

<sup>&</sup>lt;sup>2</sup>Gu, Mile. "Computing with Quantum Cats: From Colossus to Qubits." AIP Publishing, AIP Publishing, I Jan. 2015, doi.org/10.1063/PT.3.2660.

<sup>&</sup>lt;sup>3</sup>Hensen, B., et al. "Experimental Loophole-Free Violation of a Bell Inequality Using Entangled Electron Spins Separated by 1.3 Km." arXiv.Org, 24 Aug. 2015, arxiv.org/abs/1508.05949.

# QUANTUM MEASUREMENT

#### Introduction To computation

- How is Quantum computing compared to Classical Computing
  - I. When a voltage propagates a (Classical) transistor we can deterministically record a fault tolerant<sup>1</sup> binary value with a desecrate mechanism.



• Compare and contrast: CMOS. NMOS, Josephson Logic<sup>2</sup> When the input is 0, our pull-up transistor (P-type transistor) is on, and that connects the out-



put to the + power supply. When the input is 1 our pull-up transistor comes off, and the pull-down transistor (N-type) comes on.  $\rightarrow$  Connect to Ground



Voltages and Logic levels<sup>3</sup>  $V_{DD}$  at the top and  $V_{SS}$  at the back. in steady state,  $V_{SS}$  the logic levels go to one of the power supply levels ( $V_{DD}$  or  $V_{SS}$ ), but setting a single

<sup>&</sup>lt;sup>1</sup>According to Dr. William D. Oliver "The error rate is probably better than one part in  $10^-20$ " or  $1.0 \times 10^{-20}$  <sup>2</sup>©2016, 2023 Marilyn Wolf All rights reserved. | University of Nebraska | DISCoVER Expedition Seminar Series

<sup>&</sup>lt;sup>3</sup>©2016, 2023 Marilyn Wolf All rights reserved. | University of Nebraska | DISCoVER Expedition Seminar Series



voltage to be a logic level is unwise and entity Impractical.

let us develop some ranges for these voltages to represent a logic 0.

To remedy this,



Anywhere from  $V_{SS}$  (Ground) up to this  $V_L$  level. That's a logic 0. Next is our range for a logic 1; from  $V_{DD}$  down to  $V_H$ . You will notice that there is a gap. We could define  $V_H$  and  $V_L$  such as those levels touch, But then we will have some possible confusion



when a signal is right around that transition level. range of unknown values called

It is better to define a

X

. So, as a logic single transition, it will go from 0 through the X range up to 1. Or from 1 through the x range down to 0. We do not want it to end up in the x range because then we do not know what value the gate wants us to compute, but we do want to have a separation zone between a logic 1 and a logic 0; we don't want a tiny amount of random noise to send us directly from 0 to 1 Voltage waveforms and logic levels<sup>4</sup> We can start to think about how

<sup>&</sup>lt;sup>4</sup>©2016, 2023 Marilyn Wolf All rights reserved. | University of Nebraska | DISCoVER Expedition Seminar Series



those logic levels play out with Time.

Okay,

so we have a time axis here and we can look at this in the discreet space in which we start at



a 1 go through x, and end at 0.

We can

then look at the continuous singles that are actually what logic singles constitute on a chip.



So, in this case, we go down from the high

power supply down to  $V_{SS}$  and we will cross the boundary between different zone at differing times. You can see that we cross the boundary at  $t_1$  we cross the boundary from logic 1 to logic x. Then at time  $t_0$  we cross the boundary from the x region to the logic x. So, while taking this continuous signal and extracting it into discrete values from x, and x, we can assign real value times for these events (when I go from 1 to x or from x to 0). So far, we have only been talking

about one gate; what about two gates? One that talk to another. Logic level compatibility<sup>5</sup> **Noise margins measure compatibility:** 

$$NM_H = V_{OH} - V_{IH} \tag{3.1}$$

$$NM_L = V_{IL} - V_{OL} \tag{3.2}$$

(3.3)

I/O  ${
m Low}V_{OL}$  I/O  ${
m High}V_{OH}$  Noise-Margin  ${
m Low}NM_L$  Noise-Margin  ${
m High}NM_H$ 



Well, have V output low

 $V_{OL}$ 

the output voltage level for the logic 0 from the left-hand gate. We have V output high

 $V_{OH}$ 

the output voltage level for the logic 1 for the left-hand gate. We want the right-hand gate to see a logic 0 when its preceding gate sends a 0 and a logic 1 when its preceding gate sends a 1. The input gate has its own levels. It has a voltage level V input low  $V_{IL}$  that is the maximum at which that gate will consider that input a 0. We have a V input high  $V_{IH}$  that is the maximum at which that gate will consider that input a 0. We want  $V_{OL}$  to be below  $V_{IL}$ ; otherwise, the left-hand gate could think it is sending a 0, but the right-hand gate sees an 0. Similarly, We want 00 to be larger 01, otherwise, if the left-hand gate sends a 01, we don't want the right-hand gate to see an 02. So, the difference between output and input levels is called noise-margin.

NM

We have noise-margin Low

 $NM_L$ 

and noise-margin High.

 $NM_H$ 

In some of the older logic technologies, high-low noise margins can be very different; they are more symmetric in CMOS. Moving on to more dynamic behavior

<sup>&</sup>lt;sup>5</sup>©2016, 2023 Marilyn Wolf All rights reserved. | University of Nebraska | DISCoVER Expedition Seminar Series

# OPEN QUESTION: How do we make such a measurement?

Pending Further investigation



## CHAPTER 5

# Conclusion

#### Chapter 6

## Acknowledgements

Thanks to Dr. Timothy M. Pinkston, Dr. Murali Annavaram, and Dr. Sasan Razmkhah for providing me with a voice and a potential platform to share my input and thoughts on superconducting technology.

Special Thanks to the review committee for moving heaven and earth to support my research. I would like to thank my corporate sponsor Land Sea, & Sky for supporting the research that we prepare at LBTM.



**LBTM** ©2024

| Name                  | Institution                         | Qualifications                                                                                    | Email                       |
|-----------------------|-------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------|
| Jonas Wagner          | UT Dallas, UW-Platteville           | Mechanical Engineering<br>PhD Student   Engineer-<br>ing Physics and Electrical<br>Engineering Bs | jonas.wagner.2826@gmail.com |
| Storm Mc.Cauley       | UNT                                 | Computer Science Bs student                                                                       | storm.mccauley@gmail.com    |
| Pavlo Bondarenko      | UNT, Odessa Nat'l Polytechnic Univ. | Computer Science Bs<br>student  Computer<br>Engineering Bs                                        | pavlobondarenko@my.unt.edu  |
| Ethan Jensen          | UNT, George Fox Univ.               | Mathematics PhD Student   Mathematics and Computer Science Bs                                     | ethanjensen@my.unt.edu      |
| Dr. Jacob Hochstetler | UNT, Fidelity Investments           | Computer Science and<br>Engineering PhD   VP,<br>Cloud Engineering at Fi-<br>delity               | Jacob.Hochstetler@unt.edu   |
| Dr. Austen Moss       | UNT                                 | Organic Chemistry PhD                                                                             | austen.moss@unt.edu         |
| Willy Vasquez         | UT Austin, MIT                      | Cryptography PhD Student   Computer Science<br>Ms                                                 | wrv@utexas.edu              |
| Hannah Pil            | NC State Univ.                      | Genetics PhD Student                                                                              | hdpil@ncsu.edu              |

Table 6.1: Review Committee Members