











**TS3USB221** 

ZHCSJ98J - NOVEMBER 2006 - REVISED JANUARY 2019

# 具有单使能端的

# TS3USB221 高速 USB 2.0 (480Mbps) 1:2 多路复用器 - 多路信号分离器

## 1 特性

- V<sub>CC</sub>工作电压为 2.3 V 至 3.6 V
- V<sub>I/O</sub> 支持高达 5.5V 的信号
- 1.8V 兼容控制引脚输入
- OE 禁用时采用低功耗模式 (1μA)
- r<sub>ON</sub> = 6Ω (最大值)
- Δr<sub>ON</sub> = 0.2Ω (典型值)
- C<sub>io(on)</sub> = 6pF(最大值)
- 低功耗 (最大值为 30uA)
- ESD > 2000V 人体放电模型 (HBM)
- 高带宽: 1.1GHz (典型值)

## 2 应用

- 为 USB 1.0、1.1 和 2.0 路由信号
- 移动行业处理器接口 (MIPI™) 信号路由
- MHL 1.0

# 3 说明

TS3USB221 是一款高带宽开关,专为电话和消费型应用(例如: 手机、数码相机、带集线器的笔记本电脑或带电流限制的 USB I/O)中的高速 USB 2.0 信号的转换而设计。此开关具有较宽的带宽 (1.1GHz),这一特性使得信号传递具有最少的边缘失真和相位失真。该器件将 USB 主机器件差动输出复用到一个相应的输出(共两个输出)。此开关为双向开关,输出端高速信号具有极少或零衰减。TS3USB221 能实现低位间偏移和高通道间噪声隔离。TS3USB221 同样能够兼容各种标准,例如高速 USB 2.0 (480Mbps)。

#### 器件信息<sup>(1)</sup>

| 器件型号      | 封装        | 封装尺寸(标称值)       |  |  |
|-----------|-----------|-----------------|--|--|
| TS3USB221 | VSON (10) | 3.00mm × 3.00mm |  |  |
|           | UQFN (10) | 1.50mm × 2.00mm |  |  |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。



# 每个 FET 开关 (SW) 的简化原理图)



A. EN 是应用于开关的内部启用信号。



|   |                                                                    | 目录 |                                     |
|---|--------------------------------------------------------------------|----|-------------------------------------|
| 1 | 特性1                                                                |    | 8.1 Overview 1                      |
| 2 | 应用 1                                                               |    | 8.2 Functional Block Diagram 1      |
| 3 | 说明1                                                                |    | 8.3 Feature Description1            |
| 4 | 修订历史记录 2                                                           |    | 8.4 Device Functional Modes1        |
| 5 | Pin Configuration and Functions3                                   |    | 9 Application and Implementation 13 |
| 6 | Specifications4                                                    |    | 9.1 Application Information 1       |
| • | 6.1 Absolute Maximum Ratings 4                                     |    | 9.2 Typical Application             |
|   | 6.2 ESD Ratings                                                    |    | 10 Power Supply Recommendations 1   |
|   | 6.3 Recommended Operating Conditions 4                             |    | 11 Layout 1                         |
|   | 6.4 Thermal Information                                            |    | 11.1 Layout Guidelines1             |
|   | 6.5 Electrical Characteristics                                     |    | 11.2 Layout Example1                |
|   | 6.6 Dynamic Electrical Characteristics, V <sub>CC</sub> = 3.3 V ±  |    | 12 器件和文档支持 1                        |
|   | 10% 6                                                              |    | 12.1 文档支持1                          |
|   | 6.7 Dynamic Electrical Characteristics, V <sub>CC</sub> = 2.5 V ±  |    | 12.2 接收文档更新通知1                      |
|   | 10%                                                                |    | 12.3 社区资源1                          |
|   | 6.8 Switching Characteristics, $V_{CC} = 3.3 \text{ V} \pm 10\%$ 6 |    | 12.4 商标 1                           |
|   | 6.9 Switching Characteristics, V <sub>CC</sub> = 2.5 V ± 10% 6     |    | 12.5 静电放电警告 1                       |
| _ | 6.10 Typical Characteristics                                       |    | 12.6 术语表 1                          |
| 7 | Parameter Measurement Information 8                                |    | <b>13</b> 机械、封装和可订购信息1              |
| 8 | Detailed Description 12                                            |    |                                     |

**4** 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。

| Changes from Revision I (January 2016) to Revision J                                                                                                                                                                                                                                         | Page   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| <ul> <li>Changed V<sub>IH</sub> Max from 5.5 to V<sub>CC</sub> in <i>Recommended Operating Conditions</i> table</li> <li>Changes from Revision G (September 2010) to Revision H</li> <li>已更改 将特性的 第一项 从"V<sub>CC</sub> 工作电压为 2.5 V 至 3.3 V"改为"V<sub>CC</sub> 工作电压为 2.3 V 和 3.6 V"</li> </ul> | 4      |
| Changes from Revision H (February 2015) to Revision I                                                                                                                                                                                                                                        | Page   |
| Changed V <sub>IH</sub> Max from 5.5 to V <sub>CC</sub> in <i>Recommended Operating Conditions</i> table                                                                                                                                                                                     | 4      |
| Changes from Revision G (September 2010) to Revision H                                                                                                                                                                                                                                       | Page   |
| • 已添加 引脚配置和功能 部分、ESD 额定值 表、特性 说明 部分、器件功能模式、应用和实施 部分、电源相关建议分、布局 部分、器件和文档支持 部分以及机械、封装和可订购信息 部分                                                                                                                                                                                                 | 部<br>1 |
| • 删除了订购信息 表                                                                                                                                                                                                                                                                                  | 1      |



# 5 Pin Configuration and Functions







## **Pin Functions**

| PIN             | I   | 1/0 | DECODINE          |  |  |
|-----------------|-----|-----|-------------------|--|--|
| NAME            | NO. | 1/0 | DESCRIPTION       |  |  |
| 1D+             | 1   | I/O | LICD and 4        |  |  |
| 1D-             | 2   | I/O | USB port 1        |  |  |
| 2D+             | 3   | I/O | HOD word O        |  |  |
| 2D-             | 4   | I/O | USB port 2        |  |  |
| GND             | 5   | _   | Ground            |  |  |
| ŌE              | 6   | 1   | Bus-switch enable |  |  |
| D-              | 7   | I/O | Common LICD next  |  |  |
| D+              | 8   | I/O | Common USB port   |  |  |
| S               | 9   | I   | Select input      |  |  |
| V <sub>CC</sub> | 10  | _   | Supply voltage    |  |  |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                                   |                      | MIN  | MAX  | UNIT |
|-------------------|---------------------------------------------------|----------------------|------|------|------|
| $V_{CC}$          | Supply voltage                                    |                      | -0.5 | 4.6  | ٧    |
| $V_{IN}$          | Control input voltage (2) (3)                     |                      | -0.5 | 7    | V    |
| V <sub>I/O</sub>  | Switch I/O voltage (2) (3) (4)                    |                      | -0.5 | 7    | V    |
| I <sub>IK</sub>   | Control input clamp current                       | V <sub>IN</sub> < 0  |      | -50  | mA   |
| I <sub>I/OK</sub> | I/O port clamp current                            | V <sub>I/O</sub> < 0 |      | -50  | mA   |
| I <sub>I/O</sub>  | ON-state switch current <sup>(5)</sup>            |                      |      | ±120 | mA   |
|                   | Continuous current through V <sub>CC</sub> or GND |                      |      | ±100 | mA   |
| T <sub>stg</sub>  | Storage temperature                               |                      | -65  | 150  | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages are with respect to ground, unless otherwise specified.
- (3) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (4)  $V_I$  and  $V_O$  are used to denote specific conditions for  $V_{I/O}$ .
- (5)  $I_I$  and  $I_O$  are used to denote specific conditions for  $I_{I/O}$ .

## 6.2 ESD Ratings

|                    |                          |                                                                                              | VALUE | UNIT |
|--------------------|--------------------------|----------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatio discharge  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                                       | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discriarge | Electrostatic discharge  Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

See (1).

|                  |                                  |                                            | MIN                    | MAX                    | UNIT |
|------------------|----------------------------------|--------------------------------------------|------------------------|------------------------|------|
| V <sub>CC</sub>  | Supply voltage                   |                                            | 2.3                    | 3.6                    | V    |
| V                | High lovel control input valters | V <sub>CC</sub> = 2.3 V to 2.7 V           | 0.46 \/                | V <sub>CC</sub>        | V    |
| $V_{IH}$         | High-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0.46 × V <sub>CC</sub> |                        | V    |
| .,               | Low lovel control input voltage  | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0                      | 0.25 × V <sub>CC</sub> | V    |
| $V_{IL}$         | Low-level control input voltage  | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0                      |                        | V    |
| V <sub>I/O</sub> | Data input/output voltage        |                                            | 0                      | 5.5                    | V    |
| T <sub>A</sub>   | Operating free-air temperature   |                                            | -40                    | 85                     | °C   |

<sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

#### 6.4 Thermal Information

|                        |                                              | TS3U       | TS3USB221  |      |  |
|------------------------|----------------------------------------------|------------|------------|------|--|
|                        | THERMAL METRIC <sup>(1)</sup>                | DRC (VSON) | RSE (UQFN) | UNIT |  |
|                        |                                              | 10 PINS    | 10 PINS    |      |  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 57.7       | 169.8      |      |  |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 87.7       | 84.7       |      |  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 32.6       | 94.9       | 0000 |  |
| ΨЈТ                    | Junction-to-top characterization parameter   | 8.2        | 5.7        | °C/W |  |
| ΨЈВ                    | Junction-to-board characterization parameter | 32.8       | 94.9       |      |  |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 18.5       | N/A        |      |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)(1)

| PAR                                       | RAMETER        | TES                                                                                                     | T CONDITIONS                                            |                          | MIN | TYP <sup>(2)</sup> | MAX  | UNIT |
|-------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------|-----|--------------------|------|------|
| V <sub>IK</sub>                           |                | V <sub>CC</sub> = 3.6 V, 2.7 V,                                                                         | $I_{I} = -18 \text{ mA}$                                |                          |     |                    | -1.8 | V    |
| I <sub>IN</sub>                           | Control inputs | V <sub>CC</sub> = 3.6 V, 2.7 V, 0 V,                                                                    | $V_{IN} = 0 V \text{ to } 3.6 V$                        |                          |     |                    | ±1   | μΑ   |
| I <sub>OZ</sub> (3)                       |                | $V_{CC} = 3.6 \text{ V}, 2.7 \text{ V}, \\ V_{O} = 0 \text{ V to } 3.6 \text{ V}, V_{I} = 0 \text{ V},$ | V <sub>IN</sub> = V <sub>CC</sub> or GND,<br>Switch OFF |                          |     |                    | ±1   | μΑ   |
|                                           |                | V <sub>CC</sub> = 0 V                                                                                   | V <sub>I/O</sub> = 0 V to 3.6 V                         |                          |     |                    | ±2   | μА   |
| I <sub>OFF</sub>                          |                | VCC = 0 V                                                                                               | $V_{I/O} = 0 V \text{ to } 2.7 V$                       |                          |     |                    | ±1   |      |
| I <sub>CC</sub>                           |                | $V_{CC} = 3.6 \text{ V}, 2.7 \text{ V}, V_{IN} = V_{CC} \text{ or GND},$                                | $I_{I/O} = 0 \text{ V},$<br>Switch ON or OFF            |                          |     |                    | 30   | μΑ   |
| I <sub>CC</sub><br>(low<br>power<br>mode) |                | $V_{CC} = 3.6 \text{ V}, 2.7 \text{ V}, $ $V_{IN} = V_{CC} \text{ or GND}$                              | Switch disabled (OE in high state)                      |                          |     |                    | 1    | μΑ   |
| ΔI <sub>CC</sub> <sup>(4)</sup>           | Control        | One input at 1.8 V,                                                                                     | $V_{CC} = 3.6 \text{ V}$                                |                          |     |                    | 20   | μА   |
| 7ICC                                      | inputs         | Other inputs at V <sub>CC</sub> or GND                                                                  | $V_{CC} = 2.7 \text{ V}$                                |                          |     |                    | 0.5  | μА   |
| C <sub>in</sub>                           | Control inputs | $V_{CC} = 3.3 \text{ V}, 2.5 \text{ V},$                                                                | $V_{IN} = 3.3 \text{ V or } 0 \text{ V}$                |                          |     | 1                  | 2    | pF   |
| C <sub>io(OFF)</sub>                      |                | $V_{CC} = 3.3 \text{ V}, 2.5 \text{ V},$                                                                | $V_{I/O} = 3.3 \text{ V or } 0$ V,                      | Switch OFF               |     | 3                  | 4    | pF   |
| C <sub>io(ON)</sub>                       |                | V <sub>CC</sub> = 3.3 V, 2.5 V,                                                                         | $V_{I/O} = 3.3 \text{ V or } 0$ V,                      | Switch ON                |     | 5                  | 6    | pF   |
| (5)                                       |                | V 2V 22V                                                                                                | $V_I = 0 V$ ,                                           | I <sub>O</sub> = 30 mA   |     |                    | 6    | 0    |
| r <sub>on</sub> (5)                       |                | $V_{CC} = 3 \text{ V}, 2.3 \text{ V}$                                                                   | V <sub>I</sub> = 2.4 V,                                 | $I_{O} = -15 \text{ mA}$ |     |                    | 6    | Ω    |
| Ar                                        |                | V -2 V 2 2 V                                                                                            | $V_I = 0 V$ ,                                           | I <sub>O</sub> = 30 mA   |     | 0.2                |      | Ω    |
| $\Delta r_{on}$                           |                | $V_{CC} = 3 \text{ V}, 2.3 \text{ V}$                                                                   | $V_1 = 1.7,$                                            | $I_O = -15 \text{ mA}$   |     | 0.2                |      |      |
| -                                         |                | V <sub>CC</sub> = 3 V, 2.3 V                                                                            | $V_I = 0 V$ ,                                           | I <sub>O</sub> = 30 mA   |     | 1                  |      | Ω    |
| r <sub>on(flat)</sub>                     |                | v <sub>CC</sub> = 3 v, 2.3 v                                                                            | $V_{I} = 1.7,$                                          | $I_{O} = -15 \text{ mA}$ |     | 1                  |      | 12   |

 $V_{IN}$  and  $I_{IN}$  refer to control inputs.  $V_I$ ,  $V_O$ ,  $I_I$ , and  $I_O$  refer to data pins. All typical values are at  $V_{CC} = 3.3 \text{ V}$  (unless otherwise noted),  $T_A = 25^{\circ}\text{C}$ . For I/O ports, the parameter  $I_{OZ}$  includes the input leakage current. This is the increase in supply current for each input that is at the specified TTL voltage level, rather than  $V_{CC}$  or GND. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals.



## 6.6 Dynamic Electrical Characteristics, $V_{CC} = 3.3 \text{ V} \pm 10\%$

over operating range,  $T_A = -40$ °C to 85°C,  $V_{CC} = 3.3 \text{ V} \pm 10$ %, GND = 0 V

| PARAMETER        |                   | TEST CONDITIONS                   |     | UNIT |
|------------------|-------------------|-----------------------------------|-----|------|
| $X_{TALK}$       | Crosstalk         | $R_L = 50 \Omega$ , $f = 250 MHz$ | -40 | dB   |
| O <sub>IRR</sub> | OFF isolation     | $R_L = 50 \Omega$ , $f = 250 MHz$ | -41 | dB   |
| BW               | Bandwidth (-3 dB) | $R_L = 50 \Omega$                 | 1.1 | GHz  |

(1) For Maximum or Minimum conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type.

#### 6.7 Dynamic Electrical Characteristics, $V_{CC} = 2.5 \text{ V} \pm 10\%$

over operating range,  $T_A = -40$  °C to 85 °C,  $V_{CC} = 2.5$  V  $\pm$  10%, GND = 0 V

|                   | PARAMETER         | TEST CONDITIONS                   | TYP <sup>(1)</sup> | UNIT |
|-------------------|-------------------|-----------------------------------|--------------------|------|
| X <sub>TALK</sub> | Crosstalk         | $R_L = 50 \Omega$ , $f = 250 MHz$ | -39                | dB   |
| O <sub>IRR</sub>  | OFF isolation     | $R_L = 50 \Omega$ , $f = 250 MHz$ | -40                | dB   |
| BW                | Bandwidth (-3 dB) | $R_L = 50 \Omega$                 | 1.1                | GHz  |

(1) For Maximum or Minimum conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type.

## 6.8 Switching Characteristics, $V_{CC} = 3.3 \text{ V} \pm 10\%$

over operating range,  $T_A = -40$ °C to 85°C,  $V_{CC} = 3.3 \text{ V} \pm 10$ %, GND = 0 V

|                    | PARAMETER                                             |                                    | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|-------------------------------------------------------|------------------------------------|-----|--------------------|-----|------|
| t <sub>pd</sub>    | Propagation delay <sup>(2) (3)</sup>                  |                                    |     | 0.25               |     | ns   |
|                    | Line anable time                                      | S to D, nD                         |     |                    | 30  | 20   |
| t <sub>ON</sub>    | Line enable time OE to D, nD                          |                                    |     | 17                 | ns  |      |
|                    | Line disable time  S to D, nD  OE to D, nD            | S to D, nD                         |     |                    | 12  |      |
| tOFF               |                                                       |                                    |     | 10                 | ns  |      |
| t <sub>SK(O)</sub> | Output skew between center port to any other port (2) |                                    |     | 0.1                | 0.2 | ns   |
| t <sub>SK(P)</sub> | Skew between opposite transitions of the same         | output $(t_{PHL} - t_{PLH})^{(2)}$ |     | 0.1                | 0.2 | ns   |

<sup>(1)</sup> For Maximum or Minimum conditions, use the appropriate value specified under Electrical Characteristics for the applicable device type.

(2) Specified by design

# 6.9 Switching Characteristics, $V_{CC} = 2.5 \text{ V} \pm 10\%$

over operating range,  $T_A = -40$ °C to 85°C,  $V_{CC} = 2.5 \text{ V} \pm 10$ %, GND = 0 V

|                    | PARAME                                   | TER                                                                              | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|------------------------------------------|----------------------------------------------------------------------------------|-----|--------------------|-----|------|
| t <sub>pd</sub>    | Propagation delay <sup>(2) (3)</sup>     |                                                                                  |     | 0.25               |     | ns   |
| L'accepte Care     |                                          | S to D, nD                                                                       |     |                    | 50  | no   |
| t <sub>ON</sub>    | Line enable time                         | OE to D, nD                                                                      |     |                    | 32  | ns   |
|                    | Line disable time                        | S to D, nD                                                                       |     |                    | 23  | ns   |
| t <sub>OFF</sub>   | Line disable time                        | OE to D, nD                                                                      |     |                    | 12  |      |
| t <sub>SK(O)</sub> | Output skew between center port to any   |                                                                                  | 0.1 | 0.2                | ns  |      |
| t <sub>SK(P)</sub> | Skew between opposite transitions of the | Skew between opposite transitions of the same output $(t_{PHL} - t_{PLH})^{(2)}$ |     |                    |     |      |

1) For Maximum or Minimum conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type.

(2) Specified by design

<sup>(3)</sup> The bus switch contributes no propagational delay other than the RC delay of the on resistance of the switch and the load capacitance. The time constant for the switch alone is of the order of 0.25 ns for 10-pF load. This time constant adds very little propagational delay to the system because it is much smaller than the rise/fall times of typical driving signals. Propagational delay of the bus switch, when used in a system, is determined by the driving circuit on the driving side of the switch and its interactions with the load on the driven side.

The bus switch contributes no propagational delay other than the RC delay of the on resistance of the switch and the load capacitance. The time constant for the switch alone is of the order of 0.25 ns for 10-pF load. The time constraint adds very little propagational delay to the system because it is much smaller than the rise and fall times of typical driving signals. Propagational delay of the bus switch, when used in a system, is determined by the driving circuit on the driving side of the switch and its interactions with the load on the driven side.



# 6.10 Typical Characteristics



## TEXAS INSTRUMENTS

#### 7 Parameter Measurement Information



- (1) All input pulses are supplied by generators having the following characteristics: PRR≤ 10 MHz, Z<sub>O</sub> = 50 W, t<sub>r</sub>< 5 ns, t<sub>f</sub><5 ns.
- (2) C<sub>L</sub> includes probe and jig capacitance.

Figure 6. Turnon (t<sub>ON</sub>) and Turnoff Time (t<sub>OFF</sub>)



Channel OFF: 1D to D

V<sub>CTRL</sub> = V<sub>CC</sub> or GND



Figure 7. OFF Isolation (O<sub>ISO</sub>)



Channel ON: 1D to D
Channel OFF: 2D to D
V<sub>CTRL</sub> = V<sub>CC</sub> or GND



Figure 8. Crosstalk (X<sub>TALK</sub>)



# **Parameter Measurement Information (continued)**



Figure 9. Bandwidth (BW)



Figure 10. Propagation Delay



# **Parameter Measurement Information (continued)**





 $\mathbf{t}_{\scriptscriptstyle{\mathsf{SK}(\mathsf{O})}} = |\ \mathbf{t}_{\scriptscriptstyle{\mathsf{PLH1}}} - \mathbf{t}_{\scriptscriptstyle{\mathsf{PLH2}}}|\ \text{or}\ |\ \mathbf{t}_{\scriptscriptstyle{\mathsf{PHL1}}} - \mathbf{t}_{\scriptscriptstyle{\mathsf{PHL2}}}|$ 

OUTPUT SKEW  $t_{sk(P)}$ 

Figure 11. Skew Test



Figure 12. ON-State Resistance (r<sub>on</sub>)



# **Parameter Measurement Information (continued)**



Figure 13. OFF-State Leakage Current



Figure 14. Capacitance



## 8 Detailed Description

#### 8.1 Overview

The TS3USB221 device is a 2-channel SPDT switch specially designed for the switching of high-speed USB 2.0 signals in handset and consumer applications, such as cell phones, digital cameras, and notebooks with hubs or controllers with limited USB I/Os. The wide bandwidth (1.1 GHz) of this switch allows signals to pass with minimum edge and phase distortion. The device multiplexes differential outputs from a USB host device to one of two corresponding outputs. The switch is bidirectional and offers little or no attenuation of the high-speed signals at the outputs. The device also has a low power mode that reduces the power consumption to 1  $\mu$ A for portable applications with a battery or limited power budget.

The device is designed for low bit-to-bit skew and high channel-to-channel noise isolation, and is compatible with various standards, such as high-speed USB 2.0 (480 Mbps).

The TS3USB221 device integrates ESD protection cells on all pins, is available in a tiny  $\mu$ QFN package (2 mm × 1.5 mm) and is characterized over the free-air temperature range from –40°C to 85°C.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Low Power Mode

The TS3USB221 has a low power mode that reduces the power consumption to 1  $\mu$ A when the device is not in use. The bus-switch enable pin  $\overline{OE}$  must be supplied with a logic high signal to put the device in low power mode and disable the switch.

#### 8.4 Device Functional Modes

**Table 1. Truth Table** 

| S | ŌĒ | FUNCTION   |
|---|----|------------|
| X | Н  | Disconnect |
| L | L  | D = 1D     |
| Н | L  | D = 2D     |



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

There are many USB applications in which the USB hubs or controllers have a limited number of USB I/Os. The TS3USB221 solution can effectively expand the limited USB I/Os by switching between multiple USB buses in order to interface them to a single USB hub or controller. TS3USB221 can also be used to connect a single controller to two USB connectors.

## 9.2 Typical Application



Figure 15. Simplified Schematic

#### 9.2.1 Design Requirements

Design requirements of the USB 1.0, 1.1, and 2.0 standards should be followed.

TI recommends that the digital control pins S and  $\overline{OE}$  be pulled up to  $V_{CC}$  or down to GND to avoid undesired switch positions that could result from the floating pin.

#### 9.2.2 Detailed Design Procedure

The TS3USB221 may be properly operated without any external components. However, it is recommended that unused pins be connected to ground through a  $50-\Omega$  resistor to prevent signal reflections back into the device.



# **Typical Application (continued)**

## 9.2.3 Application Curves





## 10 Power Supply Recommendations

Power to the device is supplied through the  $V_{CC}$  pin and should follow the USB 1.0, 1.1, and 2.0 standards. TI recommends placing a bypass capacitor as close as possible to the supply pin  $V_{CC}$  to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum.

## 11 Layout

#### 11.1 Layout Guidelines

Place supply bypass capacitors as close to  $V_{CC}$  pin as possible. Avoid placing the bypass caps near the D+/D-traces.

The high-speed D+/D- traces should always be matched lengths and must be no more than 4 inches, otherwise the eye diagram performance may be degraded. A high-speed USB connection is made through a shielded, twisted pair cable with a differential characteristic impedance. In the layout, the impedance of D+ and D- traces should match the cable characteristic differential impedance for optimal performance.

Route the high-speed USB signals using a minimum of vias and corners which will reduce signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended.

When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities.

Do not route USB traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or IC's that use or duplicate clock signals.

Avoid stubs on the high-speed USB signals because they cause signal reflections. If a stub is unavoidable, then the stub should be less than 200 mm.

Route all high-speed USB signal traces over continuous planes (V<sub>CC</sub> or GND), with no interruptions.

Avoid crossing over anti-etch, commonly found with plane splits.

A printed circuit board with at least four layers is recommended because of high frequencies associated with the USB; two signal layers separated by a ground and power layer as shown in Figure 19.



Figure 19. Four-Layer Board Stack-Up

The majority of signal traces should run on a single layer, preferably Signal 1. Immediately next to this layer should be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies. For more information on layout guidelines, see *High Speed Layout Guidelines* (SCAA082) and *USB 2.0 Board Design and Layout Guidelines* (SPRAAR7).



## 11.2 Layout Example



Figure 20. Package Layout Diagram



#### 12 器件和文档支持

#### 12.1 文档支持

#### 12.1.1 相关文档

请参阅如下相关文档:

- 《高速布局指南》, SCAA082
- 《USB 2.0 电路板设计和布局指南》, SPRAAR7

#### 12.2 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 12.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 12.4 商标

E2E is a trademark of Texas Instruments.

MIPI is a trademark of Mobile Industry Processor Interface Alliance.

All other trademarks are the property of their respective owners.

#### 12.5 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 12.6 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。

## 13 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司





14-Jan-2019

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6)       | MSL Peak Temp       | Op Temp (°C) | <b>Device Marking</b> (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------------|---------------------|--------------|-----------------------------|---------|
| SN080104RSER     | ACTIVE | UQFN         | RSE                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM  | -40 to 85    | (L57, L5O, L5R, L5<br>V)    | Samples |
| TS3USB221DRCR    | ACTIVE | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85    | ZWG                         | Samples |
| TS3USB221DRCRG4  | ACTIVE | VSON         | DRC                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | ZWG                         | Samples |
| TS3USB221RSER    | ACTIVE | UQFN         | RSE                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM  | -40 to 85    | (L57, L5O, L5R, L5<br>V)    | Samples |
| TS3USB221RSERG4  | ACTIVE | UQFN         | RSE                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-1-260C-UNLIM  | -40 to 85    | (L57, L5O, L5R, L5<br>V)    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

14-Jan-2019

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 8-Feb-2019

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are norminal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TS3USB221DRCR                | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TS3USB221RSER                | UQFN            | RSE                | 10 | 3000 | 180.0                    | 9.5                      | 1.7        | 2.2        | 0.75       | 4.0        | 8.0       | Q1               |
| TS3USB221RSER                | UQFN            | RSE                | 10 | 3000 | 180.0                    | 9.5                      | 1.7        | 2.3        | 0.75       | 4.0        | 8.0       | Q1               |
| TS3USB221RSER                | UQFN            | RSE                | 10 | 3000 | 180.0                    | 8.4                      | 1.68       | 2.13       | 0.76       | 4.0        | 8.0       | Q1               |

www.ti.com 8-Feb-2019



\*All dimensions are nominal

| 7 III GITTIOTOTOTO GITO TIOTITIGI |              |                 |      |      |             |            |             |
|-----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TS3USB221DRCR                     | VSON         | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| TS3USB221RSER                     | UQFN         | RSE             | 10   | 3000 | 189.0       | 185.0      | 36.0        |
| TS3USB221RSER                     | UQFN         | RSE             | 10   | 3000 | 184.0       | 184.0      | 19.0        |
| TS3USB221RSER                     | UQFN         | RSE             | 10   | 3000 | 202.0       | 201.0      | 28.0        |



NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
  C. QFN (Quad Flatpack No-Lead) package configuration.
  D. This package complies to JEDEC MO-288 variation UEFD.



# RSE (R-PUQFN-N10)

## PLASTIC QUAD FLATPACK NO-LEAD



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
  - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
  - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204102-3/M





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司