Author: Sławomir Batruch

Date: 30.04.2021

I declare that this piece of work that is a basis for the grading of edc1 laboratory 3 task was performed on my own without any help (indirect or direct) from other students.

Sławomir Batruch; 303827

## EDC1 – Lab3 report

On this laboratory the task was to design a device that would copy a clock pulse in some specified matter. The task given individually was as follows:

Design the sequential asynchronous detector of any change of the gate signal. The device must copy a full, uncut negative (high-low-high) impulse of the clock to the output if the slope of the gate is encountered at a high state of the clock. Otherwise, if the slope of the gate is encountered at a low state of the clock the change of gate is ignored and nothing is outputted. Gate signal is relatively very slowly changing, comparing to the clock. This means, that both low and high states of the gate last significantly longer than the period of the clock.

First, I started by drawing a timing diagram (waveform) that would fulfil the task description. Then, I numbered the states present on the waveform. Any compatible states would get later "connected":



After that on the basis of these waveforms I did a state transition table and reduced the compatible states:



And after that, I needed to fix the races that I saw when tailoring the hypercube. I saw the unallowed transitions and fixed them by adding states and using them as a alternate route to some states:



From that I did another state transition table with the fixed races, and then converted it into binary states:



From that all that was left from theoretical design was to do transcoding for SR flip flops. This screenshot shows that step:

| cg     |    |          |    |    | ١_ |
|--------|----|----------|----|----|----|
| Q2Q1Q0 | 00 | 01       | 11 | 10 | ζ. |
| 000    | 1  |          | 0  | Q  | 1  |
| 001    |    | _        | _  | _  |    |
| 011    | 1  | -        | -  | Q  |    |
| 010    | Ď  | 1        | Q  | C  |    |
| 110    | Q  | <u> </u> | -  | Ø  |    |
| 111    | 9  |          |    | ď  |    |
| 101    | _  | -        | 1  | -  |    |
| 100    | -/ |          | ,  |    |    |

S0 = c'g'Q1' + c'g

|        |    | _  | _  | _  |   |
|--------|----|----|----|----|---|
| cg     |    |    |    |    | Ľ |
| Q2Q1Q0 | 00 | 01 | 11 | 10 | 1 |
| 000    | Ŋ  | פ  | 0  | D  |   |
| 001    | D  | 0  | 1  | 7  |   |
| 011    | -  |    |    | /  |   |
| 010    | _  |    | G. | -  |   |
| 110    | _  | _  | -  | а  |   |
| 111    | _  | _  |    | -  |   |
| 101    | -  |    | -  |    | l |
| 100    | _  | _  | _  | п  | l |

S1 = cq0

| cg     |    |    |    |    |     |
|--------|----|----|----|----|-----|
| Q2Q1Q0 | 00 | 01 | 11 | 10 | ر ا |
| 000    | C  | D. | ۵  | O. |     |
| 001    | 0  | 0  | ۵  | D  | 1   |
| 011    | _  | (1 | 7  | 0  | 1   |
| 010    | 0  | 0  | Q  | Q  | 1   |
| 110    | ٥  |    | ,  | _  | 1   |
| 111    |    |    | A  | -  | 1   |
| 101    | ١  | _  | _  | -  |     |
| 100    | -  | 1  | -  | 0  |     |

S2 = gQ1Q2

| cg     |     |    |    |          |
|--------|-----|----|----|----------|
| Q2Q1Q0 | 00  | 01 | 11 | 10       |
| 000    | a   | 0  | _  | -        |
| 001    | D   | 0  | 0  | P        |
| 011    | -   | 0  | 0  | (1       |
| 010    | - ) | 0  | _  | <b>-</b> |
| 110    | - } | _  | _  | -        |
| 111    | (2  | Ċ  | -9 | 1        |
| 101    | _   | -  | _  | 1        |
| 100    | -   | -  | -  | 1        |

R0 = g'Q1

R1

۲<sub>2</sub>

| cg     |    | <u> </u> | <u> </u> |     |
|--------|----|----------|----------|-----|
| Q2Q1Q0 | 00 | 01       | 11       | 10  |
| 000    | ì  | _        | -        | 1   |
| 001    | ·  | _        | Ð        | 4   |
| 011    | _  | 70       | Q        | 9   |
| 010    | a  | Ç        | 4        | g   |
| 110    | Q  | -        |          | - P |
| 111    | Ð  | -(2      | е        | 0   |
| 101    | -  | -        | _        | _   |
| 100    | -  | ~        | -        | _   |

R1 = cQ2Q1Q0' + cgQ1Q0'

|              | cgqiqo |    |    |    |
|--------------|--------|----|----|----|
| cg<br>Q2Q1Q0 |        |    |    |    |
| Q2Q1Q0       | 00     | 01 | 11 | 10 |
| 000          | _<br>[ | -  | _  | Ţ  |
| 001          |        |    | -  |    |
| 011          | _      | 0  | ā  | -  |
| 010          | (      | _  | -  | -  |
| 110          |        | -  | _  | Ö  |
| 111          | p      | O  | a  | G  |
| 101          | (-     | ~  | _  | -  |
| 100          | [-     | -  | _  | (1 |

R2 = Q1' + c'g'Q1Q0'

 $\begin{array}{c|ccccc} Q & \to & Q' & S & R \\ \hline 0 & \to & 0 & 0 & - \\ 0 & \to & 1 & 1 & 0 \\ 1 & \to & 0 & 0 & 1 \\ 1 & \to & 1 & - & 0 \end{array}$ 

 $\mathcal{Y} = \left( Q_1 Q_1 Q_1 \right)^{1}$ 



And then do a VHDL testbench that would be the same as the waveform sketch I did at the beginning. Here is a code snippet of the vhdl test bench I did write:

SIGNAL Y : STD\_LOGIC;

SIGNAL c : STD\_LOGIC:= '0';

SIGNAL g : STD\_LOGIC:= '0';

[...]

```
-- *** Test Bench - User Defined Section ***
  c <= not c after 10 ns;</pre>
tb : PROCESS
BEGIN
        wait for 35 ns;
        g <= '1';
        wait for 50 ns;
        g <= '0';
        wait for 70 ns;
        g <= '1';
        wait for 60 ns;
        g<= '0';
        wait for 50 ns;
        g <= '1';
        wait for 40 ns;
        g <= '0';
        wait for 20 ns;
        g <= '1';
        wait for 30 ns;
        g <= '0';
   WAIT; -- will wait forever
END PROCESS;
```

This VHDL testbench resulted in this simulation output:



## **Conclusions:**

Unfortunately, it can be seen from the simulation that I did not complete the task. The issues are:

- When the g is changed from high to low and the clock is high, the negative clock pulse should be copied, but isn't.
- There is "synchronisation problem". Q of all SR flip-flops is not reset. This causes that the output Y is 0 until the first positive pulse of the clock appears (Y should be 1 from the start and stay 1 unless negative pulse is copied)

I did not manage to fix the abovementioned issues. I did not find issues with transitions related to the copying of the negative pulse after g pulse ending at positive clock pulse, hence I wasn't able to find the problem causing the issue from the first point. For 2<sup>nd</sup> point, I didn't know how to fix these flip-flops in Xilinix.



