

# BDW + FPGA Beta Release 5.0.2 Asynchronous CCI-P Shim

21-Jul-16 Document Version 1.0



### **Notices and Disclaimers**

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade.

This document contains information on products, services and/or processes in development. All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest forecast, schedule, specifications and roadmaps.

The products and services described may contain defects or errors known as errata which may cause deviations from published specifications. Current characterized errata are available on request.

Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or by visiting www.intel.com/design/literature.htm.

Intel, the Intel logo, Xeon, and Intel QuickAssist Technology are trademarks of Intel Corporation in the U.S. and/or other countries.

\*Other names and brands may be claimed as the property of others.

© 2016 Intel Corporation.

# **Updates**

This document belongs to the group of documents provided for the BDW + FPGA product. Identify the latest copy by the date printed in the footer on each page.

# **Questions and Feedback**

Intel solicits and appreciates feedback. Input should be provided through Intel® Premier Support (IPS). Customers need to ensure IPS access by working with their respective Account Manager/ FAE.



# **Revision History**

| Date      | Revision Doc | Modifications |
|-----------|--------------|---------------|
| 15-JUN-16 | 5.0.2 v1.0   | Initial       |



# **Contents**

| Notices and                 | d Disclaimers                                   | 2  |
|-----------------------------|-------------------------------------------------|----|
| Updates                     |                                                 | 2  |
| Questions a                 | and Feedback                                    | 2  |
| Revision Hi                 | istory                                          | 3  |
| About this                  | Document                                        | 5  |
| Intended A                  | Audience                                        | 5  |
| Convention                  | ns                                              | 5  |
| Related Do                  | ocumentation                                    | 6  |
| Glossary                    |                                                 | 7  |
| 1 Introd                    | luction                                         | 8  |
| 2 Design                    | n                                               | 8  |
| _                           | guration and Usage                              |    |
| 3.1.1                       | Other Debug/Pipelining Switches                 | 10 |
| 3.1.2                       | Error Vector:                                   |    |
| 3.1.3                       | Important Design Considerations:                |    |
| Figures                     |                                                 |    |
| Figure 1: Th                | he Async Shim Resides between the AFU and CCI-P | 8  |
| Tables                      |                                                 |    |
| Table 1:Des                 | scription of Async CCI-P Instantiations         | 9  |
| Table 2: Verilog Switches10 |                                                 |    |



# **About this Document**

This document is a description of the CCI-P compliant Asynchronous clock-crossing shim

### **Intended Audience**

RTL developers, AFU designers using the BDW + FPGA platform

# **Conventions**

Conventions used in this document include the following:

| #                               | preceding a command indicates the command is to be entered as root.                                                                                                                                                                          |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| \$                              | indicates a command is to be entered as a user.                                                                                                                                                                                              |
| This font this font             | Filenames, commands, and keywords are printed in this font. Long command lines are printed in this font. Although some very long command lines may wrap to the next line, the return is not considered part of the command; do not enter it. |
| <variable_name></variable_name> | indicates the placeholder text that appears between the angle brackets is to be replaced with an appropriate value. Do not enter the angle brackets                                                                                          |



# **Related Documentation**

| Item                                                                        | Description                                                                                                                                                                         |
|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BDW + FPGA Beta Release 5.0.2 Read<br>This First                            | This document summarizes the available documentation and provides hints about how users might navigate through it.                                                                  |
| BDW + FPGA Beta Release 5.0.2 Release<br>Notes                              | This document lists the key features, limitations, changes from the previous release, and possible future changes.                                                                  |
| BDW + FPGA Beta Release 5.0.2<br>Software Installation Guide                | This document lists the software prerequisites needed by the AAL SDK and provides instructions on how to install the AAL SDK                                                        |
| BDW + FPGA Beta Release 5.0.2 AFU Simulation Environment User's Guide       | This document provides instructions on how to use the Accelerated Functional Unit (AFU) Simulation Environment (ASE).                                                               |
| BDW + FPGA Beta Release 5.0.2<br>Software Architecture Guide                | This document presents the rationale behind AAL and the concepts upon which AAL is based.                                                                                           |
| BDW + FPGA Beta Release 5.0.2<br>Programmer's Guide                         | This document shows how the concepts described in BDW + FPGA Beta Release 5.0.2 Software Architecture Guide can be implemented in code. It does not assume the existence of an AFU. |
| BDW + FPGA Beta Release 5.0.2 Core<br>Cache Interface (CCI-P) Specification | This document describes the Core Cache Interface (CCI-P) specification which is the interface between the Accelerated Function Unit (AFU) and the .FPGA Interface Unit.             |
| BDW + FPGA Beta Release 5.0.2 Sample Programs Guide                         | This document describes how to run the sample programs provided with Release 5.0.2 of the BDW + FPGA Accelerator Abstraction Layer and the BDW + FPGA platform.                     |
| BDW + FPGA Beta Release 5.0.2 How to Build, Load, and Debug Bitstreams      | This document describes how to rebuild one of the provided bitstreams, load it, and debug it. It also describes how to modify this procedure for a custom bitstream.                |



# Glossary

| Acronym | Expansion                     | Description                                                                                                                                                                                                                                                                |
|---------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AAL     | Accelerator Abstraction Layer | A set of runtime and software development tools that facilitate the deployment of systems consisting of a collection of non-uniform, asymmetric compute resources.                                                                                                         |
|         |                               | The AAL SDK is the AAL Software Development Kit.                                                                                                                                                                                                                           |
| AFU     | Accelerated Function Unit     | Hardware Accelerator implemented in FPGA logic that accelerates or intends to accelerate an application kernel                                                                                                                                                             |
| ASE     | AFU Simulation Environment    | The AFU Simulation Environment (ASE) provides a consistent transaction level hardware interface and software API that allows users to develop production-quality AFU RTL and software host applications that can then be run on the real FPGA system without modification. |
| CA      | Caching Agent                 | A Caching Agent (CA) makes read and write requests to the coherent memory in the system. It is also responsible for servicing snoops generated by other agents in the system.                                                                                              |
| CCI-P   | Core Cache Interface          | CCI-P is the hardware-side signaling interface between the Accelerated Function Unit (AFU) and the FPGA Interface Unit (FIU).                                                                                                                                              |
| DPI     | Direct Programming Interface  | A set of features in SystemVerilog that allows export/import of parameters to/from a C function                                                                                                                                                                            |
| FPGA    | Field Programmable Gate Array | http://en.wikipedia.org/wiki/Fpga                                                                                                                                                                                                                                          |
| IPC     | Inter-Process Communication   | Refers to constructs in Linux-like shared memory (/dev/shm) and message queues (/dev/mqueue); these are leveraged for ASE core functionality.                                                                                                                              |
| NLB     | Native Loopback Adapter       | A sample AFU                                                                                                                                                                                                                                                               |



### 1 Introduction

Asynchronous CCI-P Shim is a Basic Building Block (BBB) that can be used to attach Accelerator Functional Units (AFUs) that do not operate at the CCI-P Interface's clock (pClk) of 400 Mhz. It can be considered to be a CCI-P compliant clock-crossing bridge.

This building block has been tested with Quartus 15.1.2 patch 220 and the 5.0..2 Beta System Release.

Throughout this document, the Asynchronous CCI-P module is be referred to as ccip\_async\_shim

This BBB package consists of three directories:

HW Contains RTL files

par Contains place-and-route constraints (SDC) files

Samples Contains samples on how to use ccip\_async\_shim in an AFU design.

# 2 Design

The **ccip\_async\_shim** consists of a number of Asynchronous FIFOs instantiated from Altera's IP library as shown in <u>Table 1</u>. This Dual Clock FIFO component is called **dcfifo**. Also, refer to <u>Figure 1</u>.



Figure 1: The Async Shim Resides between the AFU and CCI-P



Table 1:Description of Async CCI-P Instantiations

| Instantiation | Operation            | Description                                                                                        |  |
|---------------|----------------------|----------------------------------------------------------------------------------------------------|--|
| C0tx_afifo    | Read Requests        | Write @ afu_clk                                                                                    |  |
|               |                      | Read @ bb_clk                                                                                      |  |
|               |                      | Carries Read Requests (header, valid bit)                                                          |  |
|               |                      | Back pressure signal (COTxAlmFull) is connected to cOtx_afifo Write count                          |  |
|               |                      | Note: Read Responses for Multi-line requests may generate multiple 1, 2, or 4 responses.           |  |
| C1tx_afifo    | Write Requests       | Write @ afu_clk                                                                                    |  |
|               | Write Fence Request  | Read @ bb_clk                                                                                      |  |
|               | Interrupt Request    | Carries Header bit, Valid bit and data                                                             |  |
|               |                      | Back pressure signal (C1TxAlmFull) is connected to c1tx_afifo Write count                          |  |
| C2tx_afifo    | MMIO Read Response   | Write @ afu_clk                                                                                    |  |
|               |                      | Read @ bb_clk.                                                                                     |  |
|               |                      | Takes in MMIO Header, valid bit and MMIO read data                                                 |  |
|               |                      | No backpressure. This is not designed for                                                          |  |
| C0rx_afifo    | MMIO Write Request   | Write @ bb_clk                                                                                     |  |
|               | MMIO Read Request    | Read @ afu_clk.                                                                                    |  |
|               | Read Responses       | No backpressure on this channel                                                                    |  |
|               |                      | Carries Data, valid bits and header                                                                |  |
|               |                      | Note that: Read responses may be multi-line and AFIFO must be deep enough to accommodate for this. |  |
| C1rx_afifo    | Write Response       | Write @ bb_clk                                                                                     |  |
|               | Write Fence Response | Read @ afu_clk.                                                                                    |  |
|               | Interrupt Response   | No backpressure                                                                                    |  |
|               |                      | Carries Header and Valid bit                                                                       |  |

# 3 Configuration and Usage

**Note** CCI-P Asynchronous Shim (**ccip\_async\_shim**) must be sized appropriately before use. Failure to do so might cause transactions to be dropped. Customers must analyze the production and consumption behavior of the AFU before sizing the BBB to requirements

ccip\_async\_shim exposes the following switches for sizing as shown in Table 2.



### Table 2: Verilog Switches

| Verilog Switch   | Description                                                                 | Default           |
|------------------|-----------------------------------------------------------------------------|-------------------|
| COTX_DEPTH_RADIX | Controls depth of <b>c0tx_afifo</b> , Depth = 2 <sup>COTX_DEPTH_RADIX</sup> | 8 (Depth = 256)   |
| C1TX_DEPTH_RADIX | Controls depth of <b>c1tx_afifo</b> , Depth = 2 <sup>C1TX_DEPTH_RADIX</sup> | 8 (Depth = 256)   |
| C2TX_DEPTH_RADIX | Controls depth of <b>c2tx_afifo</b> , Depth = 2 <sup>C2TX_DEPTH_RADIX</sup> | 8 (Depth = 256)   |
| CORX_DEPTH_RADIX | Controls depth of <b>c0rx_afifo</b> , Depth = 2 <sup>CORX_DEPTH_RADIX</sup> | 10 (Depth = 1024) |
| C1RX_DEPTH_RADIX | Controls depth of c1rx_afifo, Depth = 2 <sup>C1RX_DEPTH_RADIX</sup>         | 10 (Depth = 1024) |

## 3.1.1 Other Debug/Pipelining Switches

- DEBUG\_ENABLE: Enables an array of counters that maintain a running tally of incoming and outgoing CCI-P transactions.
  - When in simulation, these counters may be observed in VCS/Mentor Waveform viewers
  - When running In-System, these counters may be connected to Signaltap and a running tally can be observed there.
- ENABLE\_EXTRA\_PIPELINE: Enables an extra pipeline stage in the read path of the FIFO, potentially allowing for some timing improvement at the expense of adding extra latency.

### 3.1.2 Error Vector:

An error vector async\_shim\_error (5 wires long, one each for each Altera dcfifo) checks for some
common conditions that may cause malfunctions. Please note, this does not detect all possible error
conditions. Note that this error vector cannot be read from software and is readable only through
Signaltap or Simulation.

# 3.1.3 Important Design Considerations:

- If Read Requests are expected to be multi-line, care must be taken to allocate enough depth to c0rx\_afifo. This is because each read request can generate 1, 2 or 4 read responses. The default setting for c0rx\_afifo is 4-times c0tx\_afifo. Although, customers must make their own design decisions by analyzing production and consumption rates of the AFU.
- It is possible to simulate BBBs, as they may be considered as components of a green-bitstream in ASE. For certain error conditions, an assertion warning statement may be generated for some erroneous conditions.

# BDW + FPGA Beta Release 5.0.2 Asynchronous CCI-P Shim



- When building bitstreams with ccip\_async\_shim, the Quartus project must include the SDC file available inside the par directory. A sample QSF addition file and import settings are also included as a reference.
- Also, see samples supplied along with the BBB to see how the module can be instantiated and integrated with AFU designs.