#### mk\_model\_Wrapper.v

The top-level Verilog wrapper. This file connects the user module hierarchy to the platform. It also exports the physical, top-level wires.

## mk\_build\_tree\_Wrapper.v

A compiler-generate hierarchy of latency-insensitive modules, which contains the user program. This hierarchy is generated to improve compilation time.

# mk\_\_\_TREE\_MODULE\_\_1\_Wrapper.v

A thin compiler-generated wrapper around user latency-insensitive modules. These are numbered, though not all are used in the final compilation.

## mk\_connected\_application\_Wrapper.v

The top-level user program. This wrapper instantiates the user latency-insensitive module with AWB type "connected\_application," an analogue of main in C programs.

## mk\_platform\_Wrapper.v

Contains platform device drivers and other platform support hardware, like clock and reset. Sub-modules in this hierarchy are generally platform/vendor-specific.

#### mkDDRBankSynth.v

A sample device driver. Generally device drivers are built separately for timing reasons.

mkPCIE\*.v