# Bidirectional Three-Level DC-DC Converters: Sum-Difference Modeling and Control

Michael Eull and Matthias Preindl
Department of Electrical Engineering, Columbia University in the City of New York
matthias.preindl@columbia.edu

Abstract—This paper proposes a modeling and control approach for the three-level DC-DC converter. The converter is described in a sum and difference  $(\Sigma\Delta)$  framework. It is shown that the formulation is useful to model the inverter and derive design-specific equations. The  $\Sigma$  component is responsible for the inductor current, i.e. the power flow, and the  $\Delta$  component is used to balance (or unbalance) the DC-link capacitor voltages. It is shown that there are cross-coupling terms between the  $\Sigma$  and  $\Delta$  axes that can be compensated. The proposed model is validated using high fidelity simulations with a proportional-integral controller. Two- and three-level converter operation is shown and it is proven that the passive components can be reduced by 50% to 75% using three-level operation without affecting the control performance. The control is verified by introducing load current and DC voltage steps.

# I. INTRODUCTION

Bidirectional non-isolating DC-DC converters are a key technology for electrified transportation systems. They are particularly relevant for vehicles with more-electric drivetrains [1]–[3]. DC-DC converters are used to interface energy storage systems in electric vehicles (EV) and plug-in hybrid electric vehicles (HEV) and energy transformation units in fuel-cell vehicles [4]–[6]. The energy necessary for xEV traction can be provided by one or more electrical energy sources or storage mediums. Non-isolating DC-DC converters are necessary to interface different voltage levels and to control the power flow [7], [8]. An example are EVs with hybrid energy storage systems [9], [10], where a battery pack stores the energy for a suitable driving range and an ultracapacitor pack provides peak power and handles micro-cycling [8].

Numerous converters have been proposed and compared in literature [7], [11]–[13]. DC-DC converters for xEV are typically benchmarked with respect to efficiency. xEVs require a high efficiency over a wide range of operating points that are defined by city and highway driving cycles. A promising solution is the three-level DC-DC converter [14], [15] that is capable of operating at high efficiency over wide load and high voltage transformation ranges. In particular, this converter has been shown to be highly competitive when compared to the two-level and two-level inverterleaved converters [16].

This paper proposes a novel modeling and control approach for the three-level DC-DC converter. The converter is described in a sum and difference  $(\Sigma\Delta)$  framework. It is shown that the formulation is useful to model the inverter and derive design specific equations. Design equations are given for balanced operation and can be easily extended to unbal-



Fig. 1: Three-level DC-DC converter.

anced operation. The results are confirmed by simulation. The converter is operated in both two- and three-level operation. The latter introduces vertical interleaving to reduce passive components. It is proven that the passive components can be reduced by 50% to 75% using three-level operation. The same ratio holds when comparing the 2L DC-DC (conventional buck-boost converter) to the 3L DC-DC converter.

The  $\Sigma\Delta$  framework is further used for control. It can be used in a fashion similar to the dq framework that is widely employed in motor drives [17]. The  $\Sigma$  component is responsible for current control, i.e. the power flow, whereas the  $\Delta$  system is used to control the voltage sharing of the DC-link capacitors. It is shown that there are cross-coupling terms between the  $\Sigma$  and  $\Delta$  axes and that they can be compensated. Compensation is optional and can be taken care of by a sufficiently fast feedback controller. The control is verified by introducing load current and DC voltage steps in high fidelity simulations.

# II. ANALYSIS

The bidirectional three-level boost converter has four useful switching states. One of the upper two switches  $(S_1 \text{ and } S_2)$  needs to be off to avoid short-circuiting the voltage  $v_1(t)$ .

TABLE I: Switching states, capacitor currents and output voltages for the three-level converter.

| $S_1$                  | $S_2$                  | $S_3$                  | $S_4$ | s(t)                                 | $[i_{c1},i_{c2}]'$                              | $v_s(t)$               |
|------------------------|------------------------|------------------------|-------|--------------------------------------|-------------------------------------------------|------------------------|
| off<br>on<br>off<br>on | on<br>off<br>on<br>off | on<br>on<br>off<br>off | on    | [0,0]'<br>[1,0]'<br>[0,1]'<br>[1,1]' | $[0,0]'$ $[-i_L,0]'$ $[0,-i_L]'$ $[-i_L,-i_L]'$ | $0\\v_1\\v_2\\v_1+v_2$ |

Likewise, one of the lower two switches  $(S_3 \text{ and } S_4)$  needs to be off to avoid short-circuiting the voltage  $v_2(t)$ . Turning both  $S_1$  and  $S_2$  (or  $S_3$  and  $S_4$ ) off yields a voltage,  $v_s(t)$ , that depends on the sign of the current and is ignored in this text. The resulting useful switching states are shown in Table I and Fig. 2.

To simplify the modeling, we introduce the binary switching state  $s(t) = [s_1(t), s_2(t)] \in \{0,1\}^2$  and capacitor voltage  $v_{12}(t) = [v_1(t), v_2(t)]' \in \mathbb{R}_+^2$ , where  $v_d(t) = \mathbf{1}'v_{12}(t) = v_1(t) + v_2(t) \in \mathbb{R}_+$ . Hence, the voltage that is applied to the inductor is  $v_s(t) = v_{12}(t)'s(t) \in \mathbb{R}_+$ . In practice, DC-DC converters are typically designed for *Pulse Width Modulation* (PWM). PWM translates a duty cycle  $d = [d_1, d_2]' \in [0, 1]^2$  into a switching sequence with time average

$$d = \frac{1}{T_{sw}} \int_{kT_{sw}}^{kT_{sw} + T_{sw}} s(t) \ dt, \tag{1}$$

where  $T_{sw}$  is the switching period. Similarly, the model can be rewritten using average modeling (neglecting second order components)

$$v_s = v'_{12}d = v_1d_1 + v_2d_2. (2)$$

Furthermore, we introduce the sum and difference notation  $d_{\Sigma\Delta}=[d_{\Sigma},d_{\Delta}]'=\mathbf{T}d$  and  $v_{\Sigma\Delta}=[v_{\Sigma},v_{\Delta}]'=\mathbf{T}v_{12}$ , where

$$\mathbf{T} = \begin{bmatrix} 1 & 1 \\ 1 & -1 \end{bmatrix} \tag{3}$$

and  $v_{\Sigma} = v_d$ . The updated notation yields

$$v_s = \left(\mathbf{T}^{-1} v_{\Sigma \Delta}\right)' \left(\mathbf{T}^{-1} d_{\Sigma \Delta}\right) \tag{4a}$$

$$= \frac{1}{2} v'_{\Sigma \Delta} d_{\Sigma \Delta} = \frac{1}{2} \left( v_d d_{\Sigma} + v_{\Delta} d_{\Delta} \right), \tag{4b}$$

and the (discrete-time) dynamic equation of the inductor current

$$i_L^+ = i_L + \frac{T_s}{L} v_s - \frac{T_s}{L} v_b$$
 (5a)

$$= i_L + \frac{T_s}{2L} \left( v_d d_{\Sigma} + v_{\Delta} d_{\Delta} \right) - \frac{T_s}{L} v_b, \tag{5b}$$

where the sampling period  $T_s=T_{sw}$  for simplicity and .<sup>+</sup> denotes entities of the (discrete) sampling time instant  $t+T_s$ . The voltages on capacitors  $C_1$  and  $C_2$  vary as a function of the inductor current and duty cycle, per

$$v_{12}^{+} = v_{12} - \frac{T_s}{C} i_L d + \frac{T_s}{C} I_d, \tag{6}$$

where we assume  $C_1=C_2=C$  for simplicity and  $I_d$  is the constant DC current. This equation states that  $d_1>0$  and  $d_2>0$  discharges the capacitors  $C_1$  and  $C_2$  with current  $i_L$ , respectively. The duty cycles  $d_1=0$  and  $d_2=0$  bypass  $i_L$  and do not affect the capacitor voltage. The equation is rewritten using the sum and difference notation as

$$v_{\Sigma\Delta}^{+} = v_{\Sigma\Delta} - \frac{T_s}{C} i_L d_{\Sigma\Delta} + \left[ \frac{2T_s}{C} I_d, 0 \right]'. \tag{7}$$



Fig. 2: Conduction paths as a function of the switching state s(t).

Adding the dynamic equation of the capacitor  $C_b$ , we obtain the full dynamics of the system in scalar notation:

$$i_L^+ = i_L + \frac{T_s}{2L}(v_d d_\Sigma + v_\Delta d_\Delta) - \frac{T_s}{L}v_b, \tag{8a}$$

$$v_{\Delta}^{+} = v_{\Delta} - \frac{T_s}{C} i_L d_{\Delta}, \tag{8b}$$

$$v_d^+ = v_d - \frac{T_s}{C} i_L d_\Sigma + \frac{2T_s}{C} I_d, \tag{8c}$$

$$v_b^+ = v_b + \frac{T_s}{C_b} i_L - \frac{T_s}{C_b} I_b;$$
 (8d)

or, in matrix form,

$$x^{+} = \mathbf{A}x + \mathbf{B}(x)u + e, \tag{9}$$

where  $x=[i_L,v_\Delta,v_d,v_b]'$  is the state vector,  $u=d_{\Sigma\Delta}$  is the input and e is the exogenous input. Their parameters are

$$\mathbf{A} = \begin{bmatrix} 1 & 0 & 0 & \frac{-T_s}{L} \\ 0 & 1 & 0 & 0 \\ 0 & 0 & 1 & 0 \\ \frac{T_s}{C_b} & 0 & 0 & 1 \end{bmatrix}, \mathbf{B}(x) = \begin{bmatrix} \frac{T_s}{2L}v_d & \frac{T_s}{2L}v_\Delta \\ 0 & \frac{-T_s}{C}i_L \\ \frac{-T_s}{C}i_L & 0 \\ 0 & 0 \end{bmatrix}, e = \begin{bmatrix} 0 \\ 0 \\ \frac{2T_s}{C}I_d \\ \frac{-T_s}{C_b}I_b \end{bmatrix}.$$

The system (9) has a constant state parameter matrix and is affine in the input with a state-dependent parameter matrix.

The state-space system (8) defines the following control problems that need to be addressed to operate the three-level DC-DC converter

- Power flow: the converter transfers the power  $p = v_b i_L$ . Controlling the power translates into controlling  $i_L$  since  $v_b$  is approximately constant (by design or control).
- Symmetric operation: Converters are typically implemented with one type of semiconductor and capacitor.
   To minimize component stresses, the capacitor voltages should be symmetrical, which can be achieved by controlling v<sub>∧</sub> to zero.
- Voltage stabilization: Either v<sub>b</sub> or v<sub>12</sub> can be controlled via the power flow through the converter. The other voltage needs to be stabilized via the exogenous input (I<sub>b</sub> or I<sub>c</sub>) since the converter cannot store significant amounts of energy. Stabilization can be achieved through connection to a DC bus or energy storage system (battery or ultracapacitor).



Fig. 3: High fidelity simulations, with and without interleaving, for  $C_1 = C_2 = C_b = 30 \mu \text{F}$ ,  $L = 47 \mu \text{H}$  and  $f_{sw} = 100 \text{kHz}$ .



Fig. 4: Normalized current and voltage ripples. Continuous line: analytic functions (12), (13), (15), (16), (18) and (19); markers: current (0) and voltage (×) ripples obtained from high fidelity simulation with  $C_1=C_2=C_b=30\mu\mathrm{F},\ L=47\mu\mathrm{H}$  and  $f_{sw}=100\mathrm{kHz}.$ 

# III. MODULATION

The upper bridge (switches  $S_1$  and  $S_2$ ) is actuated by the duty cycle  $d_1$  and the lower bridge ( $S_3$  and  $S_4$ ) by  $d_2$  using dedicated PWM modules. Both bridges can be operated independently from one another and two modulation strategies are analyzed: two-level (2L) and three-level (3L) switching. The PWM carrier signals of the upper and lower bridge are in phase for 2L switching and phase shifted by  $180^{\circ}$  ( $T_{sw}/2$ ) in 3L switching. Three-level switching can be interpreted as a vertical *interleaving* of the two bridges. Interleaving is generally considered to reduce current (voltage) ripples

compared to 2L switching. An example is shown in Fig.3.

The switching ripples are analyzed in steady state conditions. Substituting  $i_L^+=i_L$  and  $v_\Delta^+=v_\Delta$  in (28) yields  $v_s=v_b$  and  $i_\Delta=0$ , i.e.  $d_\Delta=0$ , and  $d_1=d_2=d_\Sigma/2=v_b/v_d$ . We also assume symmetric operation, where  $v_\Delta=0$  and  $v_1=v_2=v_d/2$ . This operation yields symmetric voltage and current stresses on the upper and lower bridge and it can be shown that it yields minimum ripples. In these conditions, it can be shown that the (constant) input/output currents are  $I_c=d_1i_L$  and  $I_b=i_L$ .

Both 2L and 3L switching yield a characteristic switching pattern in the steady state that can be observed in Fig. 3. Two-level switching only applies the switching states s(t) = [0,0]' and s(t) = [1,1]' such that  $v_s(t)$  switches between two voltage levels: 0V and  $v_d$ . In contrast, 3L switching applies all four switching states and  $v_s(t) \in \{0V, v_d/2, v_d\}$ . Dependent on the duty cycle,  $v_s$  switches between 0V and  $v_d/2$  or  $v_d/2$  and  $v_d$ . In addition, 3L switching effectively doubles the switching frequency for the passive components.

To quantify the effects of switching, we formally define the switching ripple as the peak-to-peak amplitude over  $T_{sw}$  in steady state conditions. The switching ripple of inductor current is defined as

$$\hat{i}_L = \max i_L(t) - \min i_L(t) \quad \forall t \in [kT_{sw}, (k+1)T_{sw}],$$
 (10)

and the switching ripple of  $v_s$  and  $v_b$  are defined analogously. Switching ripples are calculated using the discrete version of the characteristic inductor and capacitor equations. The inductor current ripple results from

$$L\frac{\hat{i}_L}{\hat{T}} = |\hat{v}_L|,\tag{11}$$

where the voltage  $\hat{v}_L$  is assumed to be approximately constant and applied for the period  $\hat{T}$ . For 2L switching, the normalized current ripple is

$$\hat{i}_{L,2L}(d_1) = \frac{L}{T_{sw}v_d}\hat{i}_L = d_1(1 - d_1)$$
 (12)

when considering the off period where  $|\hat{v}_L| = v_b = d_1 v_d$  is applied for  $\hat{T} = (1 - d_1)T_{sw}$ . With interleaving, the current ripple depends on the value of  $d_1$  as follows:

$$\hat{i}_{L,3L}(d_1) = \begin{cases} |0.5 - d_1| d_1, & \text{if } 0 \le d_1 \le 0.5; \\ |0.5 - d_1| (1 - d_1), & \text{if } 0.5 < d_1 \le 1. \end{cases}$$
(13)

interval  $|0.5 - d_1|T_{sw}$ ; for  $d_1 \ge 0.5$ , the voltage  $|\hat{v}_L| = v_d - 1$  $v_b = (1 - d_1)v_d$  is applied during the on interval  $|0.5 - d_1|T_{sw}$ .

The  $v_d$  voltage ripple is computed similar to  $i_L$ . The treatment is based on the equation

$$\frac{C}{2}\frac{\hat{v}_d}{\hat{T}} = |\hat{i}_d|,\tag{14}$$

where  $\hat{v}_d$  is the voltage ripple,  $\hat{i}_d$  is the capacitor current that is assumed to be approximately constant over the period  $\hat{T}$  that it is applied, and C/2 is the resulting capacitance of the series connected  $C_1$  and  $C_2$ . Without interleaving, the normalized voltage ripple is

$$\hat{\bar{v}}_{d,2L}(d_1) = \frac{C}{2T_{sw}I_{LR}}\hat{v}_d = d_1(1 - d_1)$$
 (15)

when considering the off period where  $|i_d| = |I_b| = d_1 I_{LR}$  is applied for  $\hat{T} = (1 - d_1)T_{sw}$ . The ripple is computed using the rated (average) inductor current  $I_{LR}$ , which yields the worstcase ripple. With interleaving, the voltage ripple is

$$\hat{\bar{v}}_{d,3L}(d_1) = \begin{cases} |0.5 - d_1|d_1, & \text{if } 0 \le d_1 \le 0.5; \\ |0.5 - d_1|(1 - d_1), & \text{if } 0.5 < d_1 \le 1. \end{cases}$$
(16)

For  $d_1 \leq 0.5$  the current  $|\hat{i}_c| = |I_b| = d_1 I_{LR}$  is applied during the off interval  $|0.5 - d_1|T_{sw}$ ; for  $d_1 \le 0.5$ , the current  $|\hat{i}_c| =$  $I_{\rm LR}-|I_b|=(1-d_1)I_{\rm LR}$  is applied during the on interval  $|0.5-d_1|T_s$ .

The computation of the voltage ripple of  $v_b$  is based on the assumption that the inductor current ripple circulates in the capacitor. The charge, which varies with  $v_d$ , is obtained by integrating the triangular inductor current ripple in the positive half-period and is calculated as

$$\hat{Q}_b = C_b \hat{v}_b = \frac{1}{2} \frac{\hat{i}_L}{2} \hat{T}, \tag{17}$$

where  $\hat{T}$  is the duration of the half-period. Without interleaving, we obtain the normalized voltage ripple

$$\hat{\bar{v}}_{b,2L}(d_1) = \frac{LC_b}{T_{a...V_d}^2} \hat{v}_b = \frac{1}{8} \hat{i}_{L,2L}(d_1) = \frac{1}{8} d_1(1 - d_1), \quad (18)$$

where  $\hat{T} = T_{sw}/2$ . With interleaving,  $\hat{T} = T_{sw}/4$  and we obtain

$$\hat{\bar{v}}_{b,3L}(d_1) = \frac{\hat{i}_{L,3L}(d_1)}{16}.$$
 (19)

The normalized switching ripple is provided by (12), (13), (15), (16), (18) and (19) and shown in Fig. 4 as continuous lines. The analytic equations are validated using a high fidelity MATLAB/Simulink model with Simscape/SPICE components applying (10) to the steady state waveforms for  $d = 0.1, 0.2, \dots, 0.9$ . The results are shown in Fig. 4 as markers with current being circles ( $\circ$ ) and voltages crosses ( $\times$ ).

# IV. DESIGN

The switching ripples of the presented boost converter depend on the modulation technique. Three-level switching significantly reduces the current and voltage switching ripples compared to 2L switching. Hence, 3L switching can be used to reduce the passive components. This section presents design equations for 2L and 3L switching.

The maximum normalized ripple is obtained by deriving the analytic expression and setting it to zero. Using the 2L inductor current ripple as an example, we have

$$\frac{d}{d \ d_1} \left( \hat{i}_{L,2L}(d_1) \right) = 1 - 2d_1 = 0 \iff d_{1,2Lmax} = 0.5. \quad (20)$$

In the same fashion,  $d_{1,3Lmax} = 0.25$  for 3L switching. The same duty cycles are obtained for the maximum voltage ripples. The maximum 2L normalized ripples are obtained by substituting the duty cycles in (12), (15) and (18):

$$\hat{i}_{L,2\text{Lmax}} = \hat{v}_{d,2\text{Lmax}} = 250 \cdot 10^{-3},$$
 (21a)

$$\hat{\bar{v}}_{b,2\text{Lmax}} = 31.2 \cdot 10^{-3}. \tag{21b}$$

The maximum 3L normalized ripples are obtained by substituting the duty cycles in (13), (16) and (19):

$$\hat{\bar{i}}_{L,3{\rm Lmax}} = \hat{\bar{v}}_{d,3{\rm Lmax}} = 62.5 \times 10^{-3}, \tag{22a}$$

$$\hat{\bar{v}}_{b.3\text{Lmax}} = 3.9 \times 10^{-3}.\tag{22b}$$

Once the maximum normalized ripples are known, the design equations result directly from (12), (15) and (18). Transforming these equations, we obtain

$$L = \hat{i}_{L,\text{max}} \frac{v_d}{f_{sw} \hat{i}_{L\text{max}}}$$
 (23a)

$$L = \hat{i}_{L,\text{max}} \frac{v_d}{f_{sw} \hat{i}_{L\text{max}}}$$
(23a)  

$$C_1 = C_2 = C = \hat{v}_{d,\text{max}} \frac{2I_{LR}}{f_{sw} \hat{v}_{d\text{max}}}$$
(23b)  

$$C_b = \hat{v}_{b,\text{max}} \frac{v_d}{f_{sw}^2 L \hat{v}_{b\text{max}}}$$
(23c)

$$C_b = \hat{\bar{v}}_{b,\text{max}} \frac{v_d}{f_{sw}^2 L \hat{v}_{b\text{max}}}$$
 (23c)

where  $f_{sw} = 1/T_{sw}$  is the switching frequency. The normalized ripples  $\bar{i}_{L,\max}$ ,  $\hat{v}_{d,\max}$  and  $\hat{v}_{b,\max}$  are either the normalized 2L switching ripples specified in (21) or the normalized 3L switching ripples specified in (22). The maximum peak-topeak current ripple,  $\hat{i}_{L,\text{max}}$  is often chosen as 40% of  $I_{LR}$ . The maximum peak-to-peak voltage ripples  $\hat{v}_{d, \max}$  and  $\hat{v}_{b, \max}$  are typically specified design requirements.

The required inductance and capacitance values can be put into relation for a 2L and 3L design that use the same voltages  $(v_d \text{ and } v_b)$ , current  $(I_{LR})$ , inductor current ripple  $(i_{L,max})$  and switching frequency  $(f_{sw})$ . The inductance L ratio and capacitance C ratio is

$$\frac{L_{3L}}{L_{2L}} = \frac{\hat{i}_{L,3Lmax}}{\hat{i}_{L,2Lmax}} = \frac{C_{3L}}{C_{2L}} = \frac{\hat{v}_{d,3Lmax}}{\hat{v}_{d2L,max}} = \frac{1}{4}$$
 (24)

and the capacitance  $C_b$  ratio is

$$\frac{C_{b,3L}}{C_{b,2L}} = \frac{\hat{\bar{v}}_{b,3L\max}}{\hat{\bar{v}}_{b2L,\max}} \frac{\hat{\bar{i}}_{L,2L\max}}{\hat{\bar{i}}_{L,3L\max}} = \frac{1}{2}.$$
 (25)

Hence, 2L switching requires 4 times the inductance L and capacitance C compared to 3L switching. Although the inductance current ripple is the same, 3L switching requires half the capacitance  $C_b$  since the frequency of the current ripple is  $2f_{sw}$  compared to just  $f_{sw}$  for 2L switching.

The impact of the filter parameter on volume can be estimated using scaling laws [18]. The inductor volume scales approximately according to

$$\frac{Y_L}{Y_L^*} = \left(\frac{E_L}{E_L^*}\right)^{\frac{3}{4}} = \left(\frac{0.5LI^2}{0.5L^*I^2}\right)^{\frac{3}{4}} = \left(\frac{L}{L^*}\right)^{\frac{3}{4}}, \quad (26)$$

where  $Y_L$  and  $E_L$  are the inductor volume and energy, respectively. The variables with superscript .\* belong to a reference device using the same technology. The capacitor volume scales approximately according to

$$\frac{Y_C}{Y_C^*} = \frac{E_C}{E_C^*} = \frac{0.5CV^2}{0.5C^*V^2} = \frac{C}{C^*}$$
 (27)

where  $Y_C$  and  $E_C$  are the capacitor volume and energy, respectively. Since the inductor (capacitor) works with the same current (voltage), the volume ratio can be computed based on the parameter values. Therefore, the inductor L volume can be reduced by a factor of about 2.8 using 3L switching compared to 2L switching. Similarly, the volume of C and  $C_b$  can be reduced by a factor of 4 and 2, respectively.

A 2L switching-based converter is compared to a (vertically interleaved) 3L switching-based converter with a reference design for each case. The design specifications and results are shown in Table II.

### V. CONTROL

A simple control approach is obtained by assuming that the DC voltages,  $v_d$  and  $v_b$ , are effectively constant with respect to sampling instants (controlled externally or due to a connected energy storage system). This assumption can be relaxed such that only one voltage is constant using a(n) (outer) voltage control loop. Ignoring (8c) and (8d), the state-space model is

$$i_L^+ = i_L + \frac{T_s}{\underline{L}} v_s - \frac{T_s}{L} v_b, \tag{28a}$$

$$v_{\Delta}^{+} = v_{\Delta} + \frac{T_s}{C} i_{\Delta}, \tag{28b}$$

where  $v_s$  is used to steer  $i_L$  and  $i_{\Delta} = -i_L d_{\Delta}$  steers  $v_{\Delta}$ . The dynamic equations are independent from one another and can



Fig. 5: Reference design (Table II) validation for worst-case duty cycles: d=0.5 for 2L and d=0.25 for 3L.



Fig. 6: Control block diagram with feedback (FB) and feed-forward (FF) control and duty cycle calculation. The compensation of  $v_{\Delta}d_{\Delta}/2$  (grey blocks) can be typically omitted.

be analyzed using common SISO tools, such as Bode plots.

TABLE II: Two- and three-level converter design.

| Design Specification                                     |                                       |                    |  |  |  |  |
|----------------------------------------------------------|---------------------------------------|--------------------|--|--|--|--|
| Voltage range $v_d$                                      | 400V 800V                             |                    |  |  |  |  |
| Voltage range $v_b$                                      | $200 \mathrm{V} \dots 400 \mathrm{V}$ |                    |  |  |  |  |
| Rated current $I_{LR}$                                   | 60A                                   |                    |  |  |  |  |
| Ripple amplitude $\hat{v}_{d\text{max}}$                 | $1\%v_{d\min} = 4V$                   |                    |  |  |  |  |
| Ripple amplitude $\hat{v}_{b\text{max}}$                 | $1\%v_{bmin} = 2V$                    |                    |  |  |  |  |
| Ripple amplitude $\hat{i}_{L\text{max}}$                 | $40\%I_{LR} = 24A$                    |                    |  |  |  |  |
| Switching frequency $f_{sw}$                             |                                       | $100 \mathrm{kHz}$ |  |  |  |  |
| Passive Design                                           | 2L                                    | 3L                 |  |  |  |  |
| Inductance L                                             | $83.3 \mu H$                          | $20.8 \mu { m H}$  |  |  |  |  |
| Capacitance C                                            | $75.0\mu\mathrm{F}$                   | $18.8 \mu F$       |  |  |  |  |
| Capacitance $C_b$                                        | $15.0 \mu F$                          | $7.5\mu\mathrm{F}$ |  |  |  |  |
| Inductance ratio $L_{3L}/L_{2L}$                         | 25.0%                                 |                    |  |  |  |  |
| Capacitor ratio $C_{3L}/C_{2L}$                          | 25.0%                                 |                    |  |  |  |  |
| Capacitor ratio $Cb_{3L}/Cb_{2L}$                        | 50.0%                                 |                    |  |  |  |  |
| Estimated Volume Reduction                               |                                       |                    |  |  |  |  |
| Inductor volume ratio $Y_{L3L}/Y_{L2L}$                  | 35.4%                                 |                    |  |  |  |  |
| Capacitor volume ratio $Y_{C3L}/Y_{C2L}$                 | 25.0%                                 |                    |  |  |  |  |
| Capacitor volume ratio $Y_{\text{Cb3L}}/Y_{\text{Cb2L}}$ | 50.0%                                 |                    |  |  |  |  |



Fig. 7: Control evaluation for  $C_1=C_2=C_b=30\mu\mathrm{F},\ L=47\mu\mathrm{H},\ f_{sw}=100\mathrm{kHz},$  with inductor current reference  $r_L$  and difference voltage reference  $r_\Delta$ .

The discrete-time transfer functions are

$$\operatorname{tf}_{1}(z) = \frac{i_{L}}{v_{s}} = \frac{T_{s}}{L} \frac{1}{z - 1}; \quad \operatorname{tf}_{2}(z) = \frac{v_{\Delta}}{i_{\Delta}} = \frac{T_{s}}{C} \frac{1}{z - 1}.$$
 (29)

Power electronic systems are typically controlled using proportional-integral (PI) feedback (FB) control thanks to its simplicity of design and implementation. The PI controllers issue a  $v_s$  and  $i_{\Delta}$  value. The integral action is used to avoid control biases, for example, due to actuation uncertainties (interlock times and on-voltage drop). However, the effect of  $v_b$  is large and may yield unacceptable transients, e.g. at startup. Hence, a feedforward term is added that compensates the effect of  $v_b$  as shown in the block diagram in Fig. 6.

The resulting control inputs  $v_s+v_b$  and  $i_\Delta$  cannot be actuated directly by PWM to the plant and need to be transformed into duty cycles. In the  $\Sigma\Delta$  framework, we have

$$d_{\Sigma} = \frac{v_s + v_b - v_{\Delta} d_{\Delta}/2}{v_d/2}, \quad d_{\Delta} = -\frac{i_{\Delta}}{i_L}.$$
 (30)

The resulting scheme (with grey blocks) is shown in Fig. 6. However, the term  $v_{\Delta}$  is typically controlled to zero to ensure symmetric operation (equivalent voltage stress and losses on  $C_1$ ,  $C_2$  and the switches, etc.). If  $v_{\Delta} \approx 0$ , the effect of  $v_{\Delta} d_{\Delta}/2$  is small and the computation can be simplified to

$$d_{\Sigma} = \frac{v_s + v_b}{v_d/2}, \quad d_{\Delta} = -\frac{i_{\Delta}}{i_L}.$$
 (31)

Hence, the grey blocks in the block diagram in Fig. 6 can typically be omitted. To apply the duty cycles with PWM to the plant,  $d_{\Sigma\Delta}$  is transformed into  $d_{12} = \mathbf{T}^{-1} d_{\Sigma\Delta}$ ; or,

$$d_1 = \frac{d_{\Sigma} + d_{\Delta}}{2}, \quad d_2 = \frac{d_{\Sigma} - d_{\Delta}}{2}.$$
 (32)

It is noted that the term  $i_L$  can be positive, negative or zero. If  $i_L=0$ ,  $v_\Delta$  is constant and not controllable. Hence, the computation of  $d_\Delta$  in (30)-or, (31)-has to be protected against division by zero. The control is shown in Fig. 7 using synchronous sampling.

# VI. CONCLUSIONS

This paper presented a  $\Sigma\Delta$  formulation of the three-level DC-DC converter. Three-level operation is shown to reduce switching ripples by 50% to 75%. Alternatively, the passive components can be reduced by the same amount to achieve a required switching ripple under the same operating conditions. The control can also be implemented in this framework and has been demonstrated with a proportional-integral controller.

### REFERENCES

- I. Aharon and A. Kuperman, "Topological overview of powertrains for battery-powered vehicles with range extenders," *IEEE Trans. Power El.*, vol. 26, pp. 868–876, 2011.
- [2] O. Laldin, M. Moshirvaziri, and O. Trescases, "Predictive algorithm for optimizing power flow in hybrid ultracapacitor/battery storage systems for light electric vehicles," *IEEE Trans. Power El.*, vol. 28, pp. 3882– 3895, 2013.
- [3] A. Khaligh and Z. Li, "Battery, ultracapacitor, fuel-cell, hybrid energy storage systems for electric, hybrid electric, fuel cell, plug-in hybrid electric vehicles: State-of-art," *IEEE Trans. Ind. El.*, vol. 59, pp. 2806– 2814, 2010.
- [4] A. Emadi *et al.*, "Topological overview of hybrid electric and fuel cell vehicular power system architectures and configurations," *IEEE Trans. Vehicular Tech.*, vol. 54, pp. 763–770, 2005.
  [5] P. Thounthong *et al.*, "Comparative study of fuel-cell vehicle hy-
- [5] P. Thounthong et al., "Comparative study of fuel-cell vehicle hybridization with battery or supercapacitor storage device," *IEEE Trans. Vehicular Tech.*, vol. 58, pp. 3892–3904, 2009.
- [6] W. S. Liu et al., "Analysis, design, control of bidirectional cascoded configuration for a fuel cell hybrid power system," *IEEE Trans. Power El.*, vol. 25, pp. 1565–1575, 2010.
- [7] S. Dusmez and A. Khaligh, "A supervisory power splitting approach for a new ultracapacitorbattery vehicle deploying two propulsion machines," *IEEE Trans. Ind. Informatics*, vol. 10, pp. 1960–1971, 2014.
- [8] E. Chemali et al., "Minimizing battery wear in a hybrid energy storage system using a linear quadratic regulator," in IECON, 2015.
- [9] D. Rotenberg, A. Vahidi, and I. Kolmanovsky, "Ultracapacitor assisted powertrains: Modeling, control, sizing, the impact on fuel economy," *IEEE Trans. Control Sys. Tech.*, vol. 19, pp. 576–589, 2011.
- [10] J. Bauman and M. Kazerani, "A comparative study of fuel-cell-battery fuel-cell-ultracapacitor and fuel-cell-battery-ultracapacitor vehicles," *IEEE Trans. Vehicular Tech.*, vol. 57, pp. 760–769, 2008.
- IEEE Trans. Vehicular Tech., vol. 57, pp. 760–769, 2008.
  [11] S. Waffler, M. Preindl, and J. Kolar, "Multi-objective optimization and comparative evaluation of Si soft-switched and SiC hard-switched automotive DC-DC converters," in IECON, 2009.
- [12] D. Yu et al., "Review of non-isolated bi-directional dcdc converters for plug-in hybrid electric vehicle charge station application at municipal parking decks," in APEC, 2010.
- [13] R. M. Schupbach and J. C. Balda, "Comparing dcdc converters for power management in hybrid electric vehicles," in *IEMDC*, 2013.
- [14] P. J. Grbovic et al., "A bidirectional three-level dcdc converter for the ultracapacitor applications," *IEEE Trans. Ind. El.*, vol. 57, pp. 3415– 3430, 2010.
- [15] A. Shahin et al., "High voltage ratio dc-dc converter for fuel-cell applications," *IEEE Trans. Ind. El.*, vol. 57, no. 12, pp. 3944–3955, 2010
- [16] S. Dusmez, A. Hasanzadeh, and A. Khaligh, "Comparative analysis of bidirectional three-level dc-dc converter for automotive applications," *IEEE Trans. Ind. El.*, vol. 62, pp. 3305–3315, 2015.
- [17] M. Preindl and S. Bolognani, "Optimal state reference computation with constrained MTPA criterion for PM motor drives," *IEEE Trans. Power El.*, vol. 30, pp. 4524–4535, 2015.
- [18] —, "Optimized design of two and three level full-scale voltage source converters for multi-MW wind power plants at different voltage levels," in *IECON*, 2011.