# Deliver 01

# This is the report title

## Llorenç Fanals Batllori

 ${\tt llorenc.fanals@estudiantat.upc.edu}$ 



# Table of contents

| 1 | $\mathbf{E}\mathbf{x}\mathbf{e}$ | ercises                               | 2  |
|---|----------------------------------|---------------------------------------|----|
|   | 1.1                              | Exercise 1                            | 2  |
|   | 1.2                              | Exercise 2                            | 5  |
|   | 1.3                              | Schemes and plots                     | 8  |
|   | 1.4                              | Exercise 3                            | 10 |
| 2 | Lab                              | e: Design and analysis of LNAs        | 14 |
|   | 2.1                              | Introduction                          | 14 |
|   | 2.2                              | Creation of your Library and LNA cell | 14 |
|   | 2.3                              | First simulation of the circuit       | 14 |
|   | 2.4                              | Evaluating Gains and Input Matching   | 16 |
|   | 2.5                              | Evaluating Isolation and Stability    | 23 |
|   | 2.6                              | Evaluating Noise performance          | 24 |
|   | 2.7                              | Evaluating Linearity                  | 29 |
|   | 2.8                              | Performance Summary                   | 32 |
| 3 | Coc                              | le                                    | 35 |
|   | 3.1                              | VHDL                                  | 35 |
|   | 3.2                              | C                                     | 37 |

## 1. Exercises

#### 1.1. Exercise 1

#### **Gm-C** filters

We promised Gm-C filters to be an advantageous solution to overcome main limitations of RC-OpAmps filters, i.e. operation at high frequencies and operation with low power consumption. It's the moment now to make some numbers and check wether this is really true.

Assume a transconductance  $G_m = 1 \,\mathrm{mA}$ . Calculate the expected corner frequencies achievable in a  $1^{st}$ -order single-ended filter with capacitor values of  $20 \,\mathrm{pF}$ ,  $5 \,\mathrm{pF}$ ,  $2 \,\mathrm{pF}$ ,  $500 \,\mathrm{fF}$  and  $200 \,\mathrm{fF}$ . Which is the reasonable range of frequencies in a microelectronic CMOS implementation? Would this frequency range be achievable in a RC-OpAmp implementation?

The section 1.1 contains the statement and solution of the exercise.

Considering the single-endend sheematic shown at the slide number 52, one can prove that

$$\frac{v_{out}}{v_{in}} = \frac{-G_m}{sC_{int}} \ . \tag{1}$$

Thus, the pole frequency appears at

$$f_p = \frac{1}{2\pi} \frac{G_m}{C_{int}} \ . \tag{2}$$

From this formula, the different frequencies can be calculated, taking  $G_m = 1 \text{ mA/V}$ .

| $C_{int}$      | $f_p$               |
|----------------|---------------------|
| 20 pF          | $7.96\mathrm{MHz}$  |
| $5\mathrm{pF}$ | $31.83\mathrm{MHz}$ |
| $2\mathrm{pF}$ | $79.58\mathrm{MHz}$ |
| 500 fF         | 318.31 MHz          |
| 200 fF         | 795.77 MHz          |

Table 1. Pole frequency for the given  $C_{int}$  values

The OpAmps we have analyzed in the subject require a low-frequency pole when working closed-loop to get a decent phase margin. Also, they usually require buffers. These two factors make them only suitable for low-medium frequencies, so they can have a corner frequency (bandwidth) of a few MHz at best. Slide 56 suggests me that they are only suitable up to 10 MHz.

Thus, I guess that only the 7.96 MHz would be achievable. The larger frequencies would not be

possible, as an RC-OpAmp would not be capable of achieving this large bandwidths.

Assume a  $1^{st}$  order Gm-C single-ended filter with an integrator capacitor of  $300 \, \mathrm{fF}$ . Calculate the expected corner frequencies with  $G_m$  values of  $1 \, \mathrm{mA/V}$ ,  $100 \, \mathrm{\mu A/V}$ ,  $10 \, \mathrm{\mu A/V}$ ,  $1 \, \mathrm{\mu A/V}$  and  $100 \, \mathrm{nA/V}$ . Assuming  $G_m = g_m$ , calculate the required DC current consumption to achieve these  $G_m$ 's, assuming an overdrive  $V_{OD} = 200 \, \mathrm{mV}$ . Which is the range of frequencies for which you get ultra-low currents  $< 1 \, \mathrm{\mu A/V}$  How can you further reduce the current to obtain a  $G_m = 100 \, \mathrm{nA/V}$ ?

Now, we are given different  $G_m$  values, for which the different corner frequencies can be calculated.

| $G_m$                | $f_p$                | $I_{DQ}$ |
|----------------------|----------------------|----------|
| $1\mathrm{mA/V}$     | $530.51\mathrm{MHz}$ | 100 μΑ   |
| $100\mu\mathrm{A/V}$ | $53.05\mathrm{MHz}$  | 10 μΑ    |
| $10\mu\mathrm{A/V}$  | $5.30\mathrm{MHz}$   | 1 μΑ     |
| $1\mu\mathrm{A/V}$   | $530.51\mathrm{kHz}$ | 100 nA   |
| 100 nA/V             | $53.05\mathrm{kHz}$  | 10 nA    |

Table 2. Pole frequency and current consumption for the given  $C_{int}$  values

Thus, from the table, the range of frequencies for which we get ultra-low currents is

$$0 \le f \le 5.3051 \,\mathrm{MHz} \tag{3}$$

One would think that as  $g_m = \frac{2I_{DQ}}{V_{OD}}$ , there's a direct relation between both  $G_m$  and the current, and that if we desire to reduce the current consumption, then  $G_m$  must also be decreased. The thing is that this can be true while working in strong inversion.

Instead, in the weak inversion zone ( $V_{OD} < 0 \text{ V}$ ), the  $g_m$  transconductance is at is maximum for a given drain current. In weak inversion,

$$g_m = \frac{I_D}{\eta V_T} \ . \tag{4}$$

For instance, in the slides "MOS\_reminder",  $\eta = 1.5$ . Taking a typical value for the thermal voltage,  $V_T = 0.026 \,\text{V}$ , the factor that multiplies  $I_D$  is  $\approx 25$ .

If the same transistor was in strong inversion,  $V_{OD} > 200 \,\text{mV}$ . Taking this limit value, we would get  $g_m = 10 I_D$ . The  $I_D$  factor would be even lower for larger  $V_{OD}$  values.

Thus, the  $g_m$  transconductance can easily be higher in weak inversion for the same  $I_D$  current.

This is interesting for low-power applications.

#### 1.2. Exercise 2

#### **Gm-C** integrator

Consider this Gm-C integrator. Assume  $C_{INT}=600\,\mathrm{fF},\ k'=200\,\mu\mathrm{A/V},\ W/L$  of M1-M2 = 10 and W/L of M5 = 20. Assume  $V_T=0.5\,\mathrm{V}$  and all transistors biased such that  $V_{OD}=0.25\,\mathrm{V}$ . An additional CMFB circuit (not drawn) sets the output common-mode to  $2.5\,\mathrm{V}$ .



Figure 1. Gm-C integrator

Which is the corner frequency that can be obtained from this integrator? Which is the range of input common-mode voltages?

First, one can see that both M3 and M4 are set with a constant voltage, independent of  $V_{in+}$  and  $V_{in-}$ , that is, independent of  $v_{in}$ . Thus, if  $V_{in+}$  raises by  $v_d/2$ , then  $V_{in-}$  diminshes by the same value. The current increase at M1 is provided through  $C_{int}$ , and its value is equal to the current decrease in M2. The current increase at M1 is

$$i_{d1} = \frac{v_d}{2} g_m . (5)$$

The voltage difference between the output terminals is

$$v_{out} = i_{d1} Z_{Cint}$$

$$v_{out} = \frac{v_d}{2} g_{m_{1,2}} \frac{1}{sC_{int}}$$
(6)

Then,

$$\frac{v_{out}}{v_d} = \frac{1}{2} \frac{g_{m_{1,2}}}{sC_{int}} \ . \tag{7}$$

Thanks to the given data, the  $I_{M1}$  current can be calculated.

$$I_{M1} = \frac{k'}{2} \frac{W}{L} V_{OD}^2$$
 (8)  
 $I_{M1} = 62.5 \,\mu\text{A}$ 

From this,

$$g_m = 500 \,\mu\text{A/V} \ . \tag{9}$$

The frequency for which the gain is 1,

$$f_{corner} = \frac{1}{2\pi} \frac{g_{m_{1,2}}}{2C_{int}} \ . \tag{10}$$

Which equals

$$f_{corner} = 66.31 \,\mathrm{MHz} \tag{11}$$

Given that  $V_{OD} = 0.25 \,\mathrm{V}$  for all transistors, the minimum  $V_{in~CM}$  is

$$V_{in\ CM\ min} = V_{DS_{M5}\ min} + V_{OD} + V_T \ . \tag{12}$$

Where  $V_{DS_{M5}\ min} = V_{OD} = 0.25 \,\text{V}$ . Thus,

$$V_{in\ CM\ min} = 1 \,\mathrm{V} \tag{13}$$

The maximum is set by the CM voltage at the output, which happens to be 2.5 V. Then,

$$V_{in\ CM\ max} = (V_{OUT} - V_{OD}) + V_{OD} + V_{T} . {14}$$

So,

$$V_{in\ CM\ max} = 3 \,\mathrm{V} \tag{15}$$

With all this,

$$1 \le V_{in \ CM} \le 3 \,\mathrm{V} \tag{16}$$

Imagine now we want to benefit from the tunable feature with  $V_{control}$  in order to produce a filter with a corner frequency adjustable over one decade (i.e. from 1 to 10 times the frequency you obtained in the former section). Which is the range of  $V_{control}$  values needed to achieve this frequency range? Which is now the range of input common-mode voltages, for the highest-frequency situation?

From the lecture notes,

$$g_m = k' \sqrt{(W/L)_1 (W/L)_5 \frac{1}{2} (V_{control} - V_T)}$$
 (17)

Where, according to the previous section,  $V_{control} - V_T = V_{OD} = 0.25 \,\mathrm{V}$ .

Remember from (1.2) that there's a linear relation between  $g_m$  and  $f_{corner}$ . Thus, if  $f_{corner}$  can be increased by a factor up to 10, so does  $g_m$ . Thus, for this limit case,  $V_{control} - V_T$  must also be 10 times greater, that is,  $V_{control} = 3 \text{ V}$ .

Notice that to achieve the corner frequency calculated,  $V_{OD} = 0.25 \,\mathrm{V}$ ,  $V_{control} = 0.75 \,\mathrm{V}$ . Then, the range to have a corner frequency from 1 to 10 times the previously calculated one,

$$0.75 \,\mathrm{V} \le V_{control} \le 3 \,\mathrm{V} \tag{18}$$

For the maximum  $V_{control}$  voltage of the previous equation, one can see that  $V_{OD}=2.5\,\mathrm{V}$ . Thus, the minimum voltage at the source of M1 must be also 2.5 V. This would give place to  $V_{IN~CM}=3.25\,\mathrm{V}$ , which is not possible, because the CMFB is setting the output nodes at 2.5 V.

Because of this, the maximum voltage at the drain of M5 is 2.25 V, for which only up to 7 times the calculated corner frequency is possible.

#### 1.3. Schemes and plots

First, let's derive the output of both systems so as to be able to easily solve the 4 questions that appear on the next section.



Figure 2. Schematic of the exercise

Where the integrator performs

$$y(n) = \frac{1}{T} \int_0^T x(t)dt . (19)$$

Where T is the integration time. When the input to this block is  $V(t) = V_0 \cos(w_0 t + \phi) = V_0 \sin(w_0 t + \phi_2)$ , where  $\phi_2 = \frac{\pi}{2} + \phi$ , we have

$$y(n) = \frac{1}{T} \int_0^T V_0 \sin(w_0 t + \phi_2) = V_0 \frac{1}{w_0} \frac{1}{T} \left[ \cos(w_0 T + \phi_2) - \cos(\phi_2) \right] . \tag{20}$$

The idea here is to manipulate the expression so that we can express the output in terms of the input and a  $\sin()$  or  $\cos()$  function. In the slides, the previos equation is rewritten as

$$y(n) = \frac{2}{w_0 T} V_0 \sin(\frac{w_0 T}{2} + \phi_2) \sin(\frac{w_0 T}{2}) .$$
 (21)

To make sure this is correct, trigonometric functions can be expanded using Euler's identity. We want to prove

$$\cos(w_0 T + \phi_2) - \cos(\phi_2) = 2\sin\left(\frac{w_0 T}{2} + \phi_2\right)\sin\left(\frac{w_0 T}{2}\right) . \tag{22}$$

This previous equation becomes

$$\frac{e^{j(w_0T+\phi_2)} + e^{-j(w_0T+\phi_2)}}{2} - \frac{e^{j\phi_2} + e^{-j\phi_2}}{2} = 2\frac{e^{j\frac{w_0T}{2}} - e^{-j\frac{w_0T}{2}}}{2} \frac{e^{j(\frac{w_0T}{2} + \phi_2)} - e^{-j(\frac{w_0T}{2} + \phi_2)}}{2} \\
e^{j(w_0T+\phi_2)} + e^{-j(w_0T+\phi_2)} - e^{j\phi_2} + e^{-j\phi_2} = \left(e^{j\frac{w_0T}{2}} - e^{-j\frac{w_0T}{2}}\right) \left(e^{j(\frac{w_0T}{2} + \phi_2)} - e^{-j(\frac{w_0T}{2} + \phi_2)}\right) \\
e^{j(w_0T+\phi_2)} + e^{-j(w_0T+\phi_2)} - e^{j\phi_2} + e^{-j\phi_2} = e^{j(w_0T+\phi_2)} + e^{-j(w_0T+\phi_2)} - e^{j\phi_2} + e^{-j\phi_2} \tag{23}$$

So, yes, (24) is correct. Now,  $\sin()$  is transformed back to  $\cos()$ .

$$y(n) = \frac{2}{w_0 T} V_0 \cos(\frac{w_0 T}{2} + \phi) \sin(\frac{w_0 T}{2}) . \tag{24}$$

This is the output out of the integrator. It can also be written as

$$y(n) = \frac{1}{\pi f T} V_0 \cos(\pi f T + \phi) \sin(\pi f T) = V_0 \cos(\pi f T + \phi) \frac{\sin(\pi f T)}{\pi f T} . \tag{25}$$

Where f is the frequency of  $w_0$ , i.e., the frequency of the signal. The  $\frac{\sin(\pi fT)}{\pi fT}$  is the sinc function, so it can output values of up to 1, and 0 when fT is an integer number.

One can wonder what's the output of the LPF. In this case, we have to keep in mind this system shows the same bandwidth as for the discrete integrator. Then, the output of this system must be tangent to the output of the discrete integrator only in the points in which the discrete integrator output is maximum. There's a plot about SMRR on the slides that can be of help in visualizing this.

I plot the derived expression and the expression of the other system, without multiplying them by the input signal. The module is taken.



Figure 3. Output of the 2 integrators

The LPF equation has been derived the following way. Initially, I wrote the following generic low pass filter equation:

$$LPF = \frac{k}{b \cdot fTj + a} \ . \tag{26}$$

Where k, b, and a are constants to determine, and  $j = \sqrt{-1}$ . First, I wanted to be compliant with the specified bandwidth  $BW = \frac{1}{2T}$ . Second, I wanted the same slope for high frequencies. Thus,

$$\frac{k}{b} = \frac{1}{\pi}$$

$$f_{-3dB} = \frac{1}{2T} \cdot$$

$$f_{-3dB} = \frac{a}{bT}$$
(27)

With this, and setting k = 1, I get

$$b = \pi$$

$$a = \frac{\pi}{2} (28)$$

Leading to

$$LPF = \frac{1}{\pi f T j + \frac{\pi}{2}} \ . \tag{29}$$

Notice that this is the exact eequation that has been plotted above, and that for -3 dB both plots intersect, meaning they have the same bandwidth. The bandwidth  $BW = \frac{1}{2T}$  was a specification given in the statement. As it has been proven, it's the correct value to have the two bandwidths to be equal.

So, what's the output of the LPF for a sinusoidal input  $V(t) = V_0 \cos(w_0 t + \phi) = V_0 \cos(2\pi f t + \phi)$ ? Well, taking into account the gain and the phase of the system,

$$y = V_0 \frac{1}{\sqrt{\left(\frac{1}{4}\right)^2 + (\pi f T)^2}} \cos(2\pi f t + \phi - \arctan(4\pi f T)) . \tag{30}$$

Now, we know how will be the output of both systems when a cosine with a certain frequency and amplitude is applied. We are in a position to solve the next questions. If  $w \ge 0$ , we will just have to plug this into the outputs of the two systems. If there's a signal but also an interference, we can apply the superposition theorem.

#### 1.4. Exercise 3

a) For i(t) = 0 and  $w_0 = 0$  demonstrate that the amount information out of both systems is the same.

In this case, there's no interference. It's enough to evaluate the output of both systems for the

same applied input signal,  $V(t) = V_0 \cos(w_0 t)$ . We have already analyzed the output of both systems for a signal like this.

$$y_{1} = V_{0} \cos(\pi f T + \phi) \frac{\sin(\pi f T)}{\pi f T}$$

$$y_{2} = V_{0} \frac{1}{\sqrt{\left(\frac{1}{4}\right)^{2} + (\pi f T)^{2}}} \cos(2\pi f t + \phi - \arctan(4\pi f T))$$
(31)

In this case,  $\phi = 0$ . Now, we can perform the calculations for  $f \to 0$ . The identity  $\frac{\sin(x)}{x}|_{x\to 0} \approx \frac{x}{x} \approx 1$  can be of help. Then,

$$y_1|_{f\to 0} = V_0 \cos(\pi f T + \phi) \frac{\sin(\pi f T)}{\pi f T} \approx V_0$$

$$y_2|_{f\to 0} = V_0 \frac{1}{\sqrt{\left(\frac{1}{4}\right)^2 + (\pi f T)^2}} \cos(2\pi f t + \phi - \arctan(4\pi f T)) = 4V_0$$
(32)

Recall  $\phi = 0$ . The output of the integrator could already be deduced from the above plot without problems. While it's harder to appreciate on the plot the output of the LPF for this case, it's easy to verify that it must be equal to  $4V_0$ . The LPF equation can be analyzed for  $f \to 0$  and the 4 factor arises.

What's important to realise is that at both outputs the interference, or the noise, will be N=0. The information formula is

$$I = B \log_2 \left( 1 + \frac{S}{N} \right) \approx 3.32 B \log_{10} \left( 1 + \frac{S}{N} \right)$$
 (33)

As both noises are 0,

$$\boxed{I_1 = I_2 = \infty} \tag{34}$$

Keep in mind this is a theoretical limit. In practice, this will never be achieved.

b) For i(t) = 0 and  $w_0 > 0$  demonstrate that the amount information out of both systems is the same. Are there any restrictions on the relationship T and  $w_0$ ?

Going back to the equations, notice that for f > 0 the output formulas we obtained previously should be analyzed carefully:

$$y_{1} = V_{0} \cos(\pi f T + \phi) \frac{\sin(\pi f T)}{\pi f T}$$

$$y_{2} = V_{0} \cos(2\pi f t + \phi - \arctan(4\pi f T)) \frac{1}{\sqrt{\left(\frac{1}{4}\right)^{2} + (\pi f T)^{2}}}.$$
(35)

As long as  $fT \not\subset \mathbb{Z}$ , i.e., the fT factor is not an integer, then  $\sin(\pi fT) \neq 0$ , so there's a signal out of the first system.

For the second system, the LPF, for certain instants of time t there's the risk to get a 0 output. However, what's of interest here is to notice the output signal will attenuated a certain amount, as the plot suggestes. Of course, for the integrator, if we had integrated from  $t_1$  to  $t_2$  instead of from 0 to T, we would also depend on these values of time to assure wether the output is zero or not. The key idea is to not be bothered about the value the input signal takes at the input, but to get an idea about the relation between input and output (gain). For this, the plot can be of great help.

Given that there's no noise, it's direct to see that

$$I_1 = I_2 = \infty \tag{36}$$

Recall this is only true if

$$\left[ \frac{w_0}{2\pi} T \not\subset \mathbb{Z} \right]$$
(37)

This condition guarantees that we don't integrate over a whole number of periods, as for this case the integral would be 0. This is a very important condition that could be derived for the plot.

On the other hand, if it happens that the  $\cos()$  of  $y_2$  is 0 for a certain instant of time, we shouldn't bother much, as for other instants of time we will get a signal. For the LPF the signal suffers attenuation and phase shift, but in any case it's gain goes to 0, i.e., attenuation goes to  $\infty$ . This is a key concept that can be useful for d) section.

c) For i(t) = n(t),  $w_0 > 0$  and the above restrictions, demonstrate that the amount information out of both systems is the same.

So now, thanks to "the above restrictions", we can assume the frequency and the period of integration product don't result in an integer number.

Notice that now we have white Gaussian noise, which means that in the frequency spectrum we have a constant PSD from  $-\infty$  to  $\infty$ , and in the time domain it follows a Gaussian distribution of 0 mean. It is well known that the integration of this noise must lead to an average value of 0 <sup>1</sup>. Of course, there will be some uncertainty in this N=0 (noise equals 0) average value, but here we are looking at average values. Then, provided  $\frac{w_0}{2\pi}T \not\subset \mathbb{Z}$ ,

$$\boxed{I_1 = I_2 = \infty} \tag{38}$$

d) What happens if  $i(t) = V_i \cdot \sin(w_i t)$ ?

<sup>&</sup>lt;sup>1</sup>MIT notes on noise

Now, the interference is no longer white Gaussian noise. We can apply the superposition theorem and the previous expressions to affirm that

$$y_{1} = V_{0} \cos(\pi f T + \phi) \frac{\sin(\pi f T)}{\pi f T} + V_{i} \cos(\pi f_{i} T + \phi) \frac{\sin(\pi f_{i} T)}{\pi f_{i} T}$$

$$y_{2} = V_{0} \cos(2\pi f t + \phi - \arctan(4\pi f T)) \frac{1}{\sqrt{\left(\frac{1}{4}\right)^{2} + (\pi f T)^{2}}}$$

$$+ V_{i} \cos(2\pi f_{i} t + \phi - \arctan(4\pi f_{i} T)) \frac{1}{\sqrt{\left(\frac{1}{4}\right)^{2} + (\pi f_{i} T)^{2}}}$$
(39)

Where  $f_i$  is the frequency of the interference signal and  $V_i$  its amplitude, and f is the frequency of the signal and  $V_0$  its amplitude. Each one of the informations is depicted here:

$$I_{1} = B \log_{2} \left( 1 + \frac{V_{0} \cos(\pi f T + \phi) \frac{\sin(\pi f T)}{\pi f T}}{V_{i} \cos(\pi f_{i} T + \phi) \frac{\sin(\pi f_{i} T)}{\pi f_{i} T}} \right)$$

$$I_{2} = B \log_{2} \left( 1 + \frac{\frac{V_{0} \cos(2\pi f t + \phi - \arctan(4\pi f T))}{\sqrt{\left(\frac{1}{4}\right)^{2} + (\pi f T)^{2}}}}{\frac{V_{i} \cos(2\pi f_{i} t + \phi - \arctan(4\pi f_{i} T))}{\sqrt{\left(\frac{1}{4}\right)^{2} + (\pi f_{i} T)^{2}}}} \right)$$

$$(40)$$

For  $y_1$ , i.e., the output out of the discrete integrator, we could set  $f_iT \subset \mathbb{Z}$  so that the interference is totally eliminated. Then, we could still get  $I_1 = \infty$ , theoretically. In reality, noise will never be totally eliminated, though, but we can potentially get a very nice SNR (signal-to-noise ratio).

For  $y_2$ , which is the output of the LPF, we can't attenuate the noise. In this case, probably the signal level will be higher than for  $y_1$ , but there's no way to effectively attenuate only the noise.

All in all, if the T value is adjusted so as to eliminate the noise interference, and  $f_i$  is known, one can expect a much higher theoretical information bound for  $y_1$  than for  $y_2$ ,  $I_1 > I_2$ . The previous plot shows how this technique can be very effective in improving the signal-to-noise ratio, if T is adjusted correctly,  $f_i$  is known, and there's some separation between the interference and the signal frequencies.

## 2. Lab: Design and analysis of LNAs

- 2.1. Introduction
- 2.2. Creation of your Library and LNA cell
- 2.3. First simulation of the circuit

Capture the windows containing your design selections (Schematic, Variables section of the ADE window). Include them in your report.

Although my pre-lab calculations were pretty close to the ones provided by the professor, I ended up using his numbers, as we were told they would let us obtain very good results without tunning much the circuit.



Figure 4. Schematic

E<sup>A</sup>T<sub>F</sub>X template Llorenç Fanals Batllori



Figure 5. ADE window

Create a small table comparing the OP parameter values against the values expected according to your prelab calculations. Include them in your report.

As commented, I use the numbers provided by the professor, and for  $V_{TH}$  I take the value that appears on the technology data table.

| Characteristic | Theoretical value    | Simulation value      |
|----------------|----------------------|-----------------------|
| $I_{DC}$       | 2.5 mA               | 2.449 mA              |
| $V_{GS}$       | 0.6822 V             | 0.6961 V              |
| $V_{TH}$       | 0.5 V                | 0.5519 V              |
| $g_m$          | $24.7~\mathrm{mA/V}$ | $28.96~\mathrm{mA/V}$ |
| $C_{GG}$       | 350 fF               | 350.2 fF              |
| $f_T$          | 11.2 GHz             | 13.16 GHz             |

Table 3. Parameter comparison

The results are smilar in most cases. The transconductance  $g_m$  is higher for the simulation, thus leading to a higher  $f_T$  value, too. This is something positive, we can get a higher gain for the same power consumption.

Capture the results of the AC analysis, including markers measuring the ressonance frequency and voltage gain.



Figure 6. Gain and voltage plots

$$|A_v| = 34.325 \text{ dB} .$$
 (41)

Can you extract some information on the input matching, from the plots obtained?

I extract that input matching must be very good because the obtained gain is higher than  $A_v = 30$  dB, which was the gain we pursued in the pre-lab. Part of this comes from the fact that the  $g_m$  obtained is greater than the theoretical one, but in spite of this we wouldn't obtain this large gain if it was not for very good input matching, which is evaluated in the following section.

## 2.4. Evaluating Gains and Input Matching

Capture the plot of the S11 parameter, including markers to measure the ressonance frequency of S11 and its value at  $f_0 = 2.45$  GHz.



Figure 7. Gain and S11 plots

While f = 2.45 is not the frequency for which the gain is at its maximum, it is the frequency for which the input matching is best.

$$S_{11}|_{2.45 \text{ GHz}} = -30.7975 \text{ dB} .$$
 (42)

This fulfils the  $S_{11}$  specification without a problem, which consisted on  $S_{11} < -10$  dB.

Around  $f_0$ , the central frequency, the S11 parameter shows very small values. This means that the ratio between the reflected wave and the incident wave is very low (if perfectly isolated, as is the case thanks to the buffer, S11 is just this relation). This is something desired because it means that almost no power will be lost in the input stage, so it can be concluded impedance matching is very good.

Recall,

$$\begin{pmatrix} V_1^- \\ V_2^+ \end{pmatrix} = \begin{pmatrix} S_{11} & S_{12} \\ S_{21} & S_{22} \end{pmatrix} \begin{pmatrix} V_1^+ \\ V_2^- \end{pmatrix} . \tag{43}$$

Capture the plots of the impedance, including markers at  $f_0 = 2.45$  GHz.

Now, the input impedance is obtained, both the real and imaginary parts. Recall that, ideally, the imaginary impedance should be 0 at  $f_0$  and the real impedance should be 50  $\Omega$ . The closer

to these values, the better.



Figure 8. Z11 plots

Notice the real impedance at 2.45 GHz is very close to 50  $\Omega$ , and that the imaginary part is  $-2.83022j~\Omega$ . So, the source impedance is very close to being matched by the amplifier input impedance. This explains the good  $S_{11}$  parameter.

#### Compare the values obtained, to the targeted ones.

Ideally, the amplifier input impedance should be equal to the voltage source output impedance: a real 50  $\Omega$ . Matching is not perfect but very close to it. By using the professor's numbers, I avoid having to tune the design. I already get a very low S11 parameter and a gain above 30 dB.

Also, I've obtained the Smith chart:



Figure 9. Smith chart

Notice the plot, in blue, crosses the unit circle around -0.05j. Considering it is normalized to 50  $\Omega$ , as commented on the laboratory document and as appears in the plot itself, this would lead to  $\approx -2.5j$ , which is very close to the actual obtained value, -2.83022j  $\Omega$ . As the cross is not in the center of the plot, matching is not perfect, but it's quite close to it.

## Capture the plots, including markers at $f_0 = 2.45$ GHz.

Now, we are interested in the gain from input to output. Notice from the previous equation that  $S_{21}$  relates the  $V_2^+$  to  $V_1^+$ .  $V_2^-$  in theory also affects, but in principle  $S_{22}$  is very low. The transducer power gain,  $G_T$ , and the operating power gain  $G_P$ , are

$$G_T = 10 \log \left(\frac{P_{OUT}}{P_A}\right) = 10 \log(|S_{21}|^2)$$

$$G_P = 10 \log \left(\frac{P_{OUT}}{P_{IN}}\right) = G_V + 10 \log \left(\frac{R_{in}}{R_L}\right) = 10 \log \left(\frac{|S_{21}|^2}{1 - |S_{11}|^2}\right)$$
(44)

If  $|S_{11}|$  is very low, which as seen previously is true, and can approximate  $S_{11} \approx 0$ , then  $G_T = G_P$ , i.e., the trasducer power gain is equal to the operating power gain. For frequencies far from the ressonant frequency, high differences can be expected between  $G_T$  and  $G_P$ , because  $S_{11}$  is not longer approximately 0, which means that input matching is no longer close to perfection. Next, the  $S_{21}$ ,  $G_T$  and  $G_P$  plots are shown.



Figure 10. GT, GP, S21 plots

The  $S_{21}$  plot is overlapped with the  $G_T$  plot. It makes sense according to the definition I've just given. When there is not a good input matching (for frequencies far from the central one), the input power is lower than the one provided by the voltage source and thus  $G_P > G_T$ , because there's no perfect impedance matching, and thus  $P_{IN} < P_A$ . The  $G_P$  resembles a lot the gain plot I showed before. Anyways, the differences between the three plots are minimal in the expected frequencies.

#### Are the results obtained consistent with the theoretical expectations?

Yes, when there's good input matching (around the central frequency), the gain is over 30 dB, as desired. And when there's not good input matching, which is something that happens for frequencies far from the central one, the gain is much lower. Also, we know  $G_P$  is more "optimistic" than  $G_T$ ; the port component provides the specified power to the amplifier, at the cost that far from the central frequency  $P_A$  must be considerably higher than  $P_{IN}$ , i.e., not all the available power at the source arrives at the input of the amplifier.

Now, I've changed the PORT2 impedance to 500  $\Omega$ . Keep in mind the original schematic: the output port, PORT2, was connected to a 4-port component that copied the voltage at its two input ports to its two output ports, i.e., a simple buffer. So, the gain shown by the amplifier itself, defined as the output voltage divided by the input voltage, should not change in spite of increasing the output impedance.

## Measure the four gain values at $f_0 = 2.45$ GHz.



Figure 11. Plots

Again, the  $S_{21}$  plot is overlapped to the  $G_T$ .

#### Are the results obtained consistent with the theoretical expectations?

By increasing the output impedance by a 10 factor, the  $10 \log \left(\frac{R_{in}}{R_L}\right)$  term decreases by 10 dB. This happens to  $G_P$ , clearly from the equation, and also to  $|S_{21}|$  and thus  $G_T$ . This is the reason for the 10 dB shift.

Next, I've added a 100  $\Omega$  series resistance with  $L_G$ .

Capture the plots of the four gains, and the S11 parameter, including markers at  $f_0 = 2.45$  GHz.



Figure 12. Plots

Again, the  $S_{21}$  plot is overlapped to the  $G_T$ .

#### Are the results obtained consistent with the theoretical expectations?

Now, there's no input matching at the central frequency. Recall we've verified our circuit was quite good at showing a real 50  $\Omega$  input impedance at  $f_0$ . Now, by adding a resistance of 100  $\Omega$  in series with the gate inductance, clearly  $S_{11}$  won't be as low as before, meaning there will be a partial reflection at the input and thus the output power will be lower. At the same time, this will mean the output gain will be lower.

Before, it was shown that we had  $S_{11} = -30.7975$  dB. Now, this is just -6 dB. For the  $G_V$  gain, I notice the linear factor between the previous gain and the current one is very close to 3. It makes sense if one considers that only 1/3 of the voltage at the input node reaches the circuit we had before, i.e., 2/3 of voltage fall at the  $100 \Omega$  resistance.

 $G_T$  and  $G_P$  also result affected by this. From previous expressions, it can be seen that  $G_T - 10 \log(1 - |S_{11}|^2) = G_P$ . The plotted  $S_{11}^2 = -6$  dB = 0.2512, so  $10 \log(1 - |S - 11|^2) = 0.7488 = -1.256$  dB, which is almost exactly the difference  $G_P - G_T$ . The  $G_P$  gain has also been reduced -6 dB from its original value, because of bad input matching.

#### 2.5. Evaluating Isolation and Stability

Capture the plot evaluating the reverse isolation, including marker at  $f_0 = 2.45$  GHz.



Figure 13. S parameters and gain plots

#### Does the reverse isolation have a good value?

Although it could always be lower, in a linear scale  $S_{12} \approx 0.014$ , so the contribution to  $V_1^-$  by the output is almost "only" 1% of the output voltage. However, keep in mind the output voltage is amplificated by around 30 dB (in fact, from simulations it was around 33 dB). So, the input voltage is amplified by the amplifier, and then part of this amplified signal is fedback to the input. The fedback signal is  $\approx -4$  dB with respect to the input signal.

We already have the cascode transistor that helps quite a lot in isolating the output and the input (mainly the Miller capacitance that would appear with a single transistor does not longer appear with the cascode). So, I don't think there's much more to do to improve the  $S_{12}$  parameter. Keep in mind the comment made in the document lab, it suggests that this output loading would not happen in a real situation, so we should not bother much about it.

#### Also, check the consistency of the other S-parameters.

I think the  $S_{11}$  is not as low as before, but in the beginning we were required to get  $S_{11} < -10$ 

dBm, and in this case I almost get it. Impedance matching could be better, but it's decent. Of course,  $S_{21}$  shows the higher values.

Capture the plots of stability parameters, including markers at minimum/-maximum values.



Figure 14. Stability parameters plots

### Is the LNA unconditionally stable?

Yes, according to the conditions  $K_f > 1$  and  $B_{1f} > 0$ .

#### 2.6. Evaluating Noise performance

Capture the plots of NF obtained, including markers at  $f_0 = 2.45$  GHz.

I've obtained the Noise Figure, NF, from ADE - Results - Direct Plot - Noise Figure, without using the Direct Plot.



Figure 15. NF plots

#### Is the NF close to the value theoretically expected?

The theoretical value, with the professor's numbers, is

$$NF = 2.6 = 4.15 \text{ dB}$$
 (45)

This doesn't fulfill the desired NF, NF < 3 dB, but in the pre-lab we were told we could fix this by increasing the current consumption to increase  $f_T$ .

However, after the simulation, the obtained NF is better than the theoretical one, and it fulfills NF < 3 dB.

#### Does the LNA fulfill the targeted NF specification?

As commented, yes. As commented in the lab, this analysis tends to be optimistic, as it is done after linearizing the equations. If a large-signal analysis was performed, NF would tend to be worse (larger).

Capture the (upper part of the) Noise Summary window.

| Mr dow      |              | Results Display Window |            |         |
|-------------|--------------|------------------------|------------|---------|
| Window Expr | essions Info | <u>H</u> elp           |            | cādence |
| Device      | Param        | Noise Contribution     | % Of Total |         |
| /PORT1      | rn           | 3.98999e-16            | 53.69      |         |
| L2.Rs       | rn           | 9.33806e-17            | 12.57      |         |
| MN1.rg      | rn           | 7.9436e-17             | 10.69      |         |
| /MN1        | id           | 6.43028e-17            | 8.65       |         |
| L2.Rsub2    | rn           | 3.47731e-17            | 4.68       |         |
| /MN2        | id           | 2.4622e-17             | 3.31       |         |
| L0.Rs       | rn           | 1.30886e-17            | 1.76       |         |
| MN1.rsource | rn           | 8.27166e-18            | 1.11       |         |
| L1.Rs       | rn           | 7.71368e-18            | 1.04       |         |
| MN1.rsub1   | rn           | 4.09153e-18            | 0.55       |         |
| L2.Rsub1    | rn           | 3.89345e-18            | 0.52       |         |
| MN2.rsub1   | rn           | 2.4023e-18             | 0.32       |         |
| MN2.rg      | rn           | 2.33658e-18            | 0.31       |         |
| L0.Rsub2    | rn           | 2.04864e-18            | 0.28       |         |
| L1.Rsub1    | rn           | 1.79778e-18            | 0.24       |         |
| MN2.rsource | rn           | 8.76044e-19            | 0.12       |         |
| MN1.rdrain  | rn           | 4.84123e-19            | 0.07       |         |
| /R0         | rn           | 4.06738e-19            | 0.05       |         |
| MN2.rdrain  | rn           | 1.01405e-19            | 0.01       |         |
| /MN1        | fn           | 7.14579e-20            | 0.01       |         |
| MN1.rsub2   | rn           | 3.14635e-20            | 0.00       |         |
| /MN2        | fn           | 2.33005e-20            | 0.00       |         |
| MN2.rsub2   | rn           | 3.33227e-21            | 0.00       |         |
| /MN5        | id           | 2.45583e-21            | 0.00       |         |
| MN5.rg      | rn           | 3.32505e-22            | 0.00       |         |
| MN5.rsource | rn           | 1.34055e-22            | 0.00       |         |
| MN5.rsub1   | rn           | 3.93089e-23            | 0.00       |         |
| MN5.rdrain  | rn           | 3.7449e-24             | 0.00       |         |
| /MN5        | fn           | 1.90711e-24            | 0.00       |         |
| MN5.rsub2   | rn           | 7.32871e-26            | 0.00       |         |
| MN1.djdb    | id           | 1.436e-29              | 0.00       |         |
| MN2.djdb    | id           | 4.9677e-30             | 0.00       |         |
| MN1.djsb    | id           | 5.08718e-33            | 0.00       |         |
| 39          |              |                        |            |         |

Figure 16. Noise summary

Identify the noise sources that contribute more than 5% to the total noise.

As can be seen from the figure, only 4 noise sources contribute more than 5% to the total noise. It's required to understand their origin.

/PORT1: Input voltage source 50  $\Omega$  equivalent resistance  $L2.Rs: {\it Gate inductance series resistor} \\ MN1.rg: {\it Input NMOS equivalent gate resistance} \\ MN1: {\it Input NMOS channel noise}$ 

What does it mean that noise of PORT1 contributes more than 50%?

That the majority of the noise at the output comes from the input equivalent circuit, and thus that the LNA noise contribution is lower than the source one. The NF = 2.7 dB is equal to 1.365 in linear units. Recall

$$F = 1 + \frac{R_{Lg}}{R_s} + \frac{R_{Rg}}{R_s} + \frac{\gamma}{\alpha} g_m R_s \left(\frac{w_0}{w_T}\right)^2 . \tag{47}$$

And we normally used

$$F_{min} = 1 + \frac{R_{Lg}}{R_s} + \frac{R_{Rg}}{R_s} + 2.4 \frac{\gamma}{\alpha} \frac{w_0}{w_T} . \tag{48}$$

In our analysis, we neglected the NMOS equivalent gate resistance contribution. In the pre-lab, we had  $R_{Lg} = 16 \Omega$ . We calculated  $f_T = 11.2$  GHz and we were given  $\gamma = 2$ ,  $\alpha = 0.8$ . This lead us to F = 2.6.

Is the contribution of the gate inductor  $L_G$  larger of smaller than that calculated?

Now, we have

$$\frac{R_{Lg}}{R_s} = \frac{L2.Rs}{/PORT1} = 0.234 \ . \tag{49}$$

Before, with  $R_{Lg}=16~\Omega, \, \frac{R_{Lg}}{R_s}=0.32.$  So, the gate inductor contribution is lower, now.

Is the contribution of the channel thermal noise larger of smaller than that calculated?

Now, we have

$$2.4 \frac{\gamma}{\alpha} \frac{w_0}{w_T} = \frac{MN1}{/PORT1} = 0.16 \ . \tag{50}$$

While before this term was  $\frac{\gamma}{\alpha} \frac{w_0}{w_T} = 1.267$ . So, the simulation attributes less noise to the channel than the one we calculated. It helps that  $w_T$  is greater than in the pre-lab calculations, as shown in a table before. The low channel termal noise is the main source of noise improvement.

Is the value of the gate resistance coherent with the contribution to the total output noise? Justify your answer

The gate resistance value I get is  $R_q = 10.63 \Omega$ .

E<sup>A</sup>T<sub>F</sub>X template Llorenç Fanals Batllori



Figure 17.  $R_g$  value at the CS transistor

So, it's contribution to the total noise should be  $\frac{R_g}{R_s} = \frac{10.63}{50} = 0.2126$ , normalized to the source noise (/PORT1). In the noise summary, the relation is  $\frac{10.69}{53.69} = 0.199$ . So, the value of the gate resistance is coherent with the contribution to the total output noise.

Optional: You can try to improve the NF by decreasing the gate resistance. We know this resistance can be reduced by layout, i.e. decreasing the finger size (and increasing the number of fingers, to preserve the total width).

I've decreased from 10 to 5 the stripe width, and instead of N now I've set 2N. A small decrease of noise results.



Figure 18. Noise summary

Now the contribution from the gate resistance is the previous noise by a factor of  $\approx 0.534$ , so the improvement is noticeable. Still, in both cases the contribution is quite small overall, so there's not a huge impact on the total noise.

#### 2.7. Evaluating Linearity

Capture the plot generated for the measurement of IP3.



Figure 19. IP3 analysis

#### Which is the input-referred IP3 of your LNA?

I get

$$IIP3 = -16.4621 \text{ dBm}$$
 (51)

#### Which is the OIP3?

Taking the previous  $A_v = 33$  dB, I would have

$$OIP3 = 16.54 \text{ dBm}$$
 (52)

This value can be, more or less, deduced on the previous plot, in the vertical axis.

Which other frequencies you could have selected for the fundamental tone and for the 3rd-order intermodulation product?

The chosen frequencies,  $f_1 = 2.45$  GHz and  $f_2 = 2.451$  GHz result in third-order tones at 2.452 GHz and 2.448 GHz, and thus I've chosen 2.45 GHz as the 1<sup>st</sup> order harmonic, and 2.452 GHz as the 3<sup>rd</sup> order harmonic. I could have also chosen 2.451 GHz as the 1<sup>st</sup> order harmonic, and 2.449 GHz as the 3<sup>rd</sup> order harmonic, because the two input tones are of the same power, and the tone at 2.449 GHz will be equal to the one at 2.451 GHz. I've noticed that for this, the results were almost identical.

#### Capture the plot generated for the measurement of CP1dB.



Figure 20. Compression analysis

### Which is the input-referred 1dB Compression point of your LNA?

I get

$$P_{in,-1dB} = -31.636 \text{ dBm} . (53)$$

## Which is peak input amplitude that corresponds to this CP1dB?

By recalling that

$$P[dBm] = 10 \log \left( \frac{\frac{(V_{peak}/\sqrt{2})^2}{50}}{1 \text{ mW}} \right) ,$$
 (54)

I get

$$V_{in,peak,-1dB} = 8.283 \text{ mV}_{peak} . \tag{55}$$

## Which is the output-referred 1dB Compression point of your LNA?

$$P_{out,-1dB} = 1.364 \text{ dBm}$$
 (56)

#### Which is peak output amplitude that corresponds to this CP1dB?

A similar calculation to the one before is performed. I get

$$V_{out,peak,-1dB} = 0.370 \text{ V}_{peak} . \tag{57}$$

Optional: it is interesting that you repeat the 1dB compression point representation, but now selecting Power Gain as the output format representation. This provides an alternative interpretation of the 1dB compression point. At small input power, the gain is constant, and the 1dB compression point is the power at which the gain is reduced 1dB.



Figure 21. Compression analysis

I have done it and the resulting plot is more or less as the statement says. For low input powers the response is more or less flat, and for high inputs compression starts taking place and the gain diminishes. The marked compression point is the same as before.

#### 2.8. Performance Summary

#### Report the final performance results obtained, fulfilling the next table:

I've obtained different  $S_{21}$  values during this lab. Some were obtained when there were mismatches, or when the buffer was deleted. We are told "LNA output voltage will drive the input of an on-chip mixer, thus LNA output impedance is not intended to be matched", so it makes

more sense to take the first  $S_{21}$  I obtained.

| Characteristic              | Value                 |
|-----------------------------|-----------------------|
| Central frequency $f_0$     | 2.45 GHz              |
| S21 (dB)                    | 32.9953               |
| NF                          | 2.70109 dB            |
| IIP3 (dBm)                  | -16.4621              |
| Input - CP 1dB (dBm)        | -31.636               |
| S11 (dB)                    | -9.80                 |
| Reverse Isolation, S12 (dB) | -37.435               |
| VDD                         | 3.3 V                 |
| IDC (mA)                    | 2.629                 |
| Power Dissipation (mW)      | 8.6757                |
| Technology Process          | C35B4M3, 0.35 $\mu m$ |

Table 4. Final performance results

Optional: You may want to compare the LNA performance you obtained against the performance of LNA designed by international research groups, published in research journals of congresses. A fair comparison would restrict to LNAs designed in similar technology nodes, similar central frequencies, single-ended topologies. We propose eg. the following works:

| Characteristic              | LNA lab               | Song                 | Shaeffer            |
|-----------------------------|-----------------------|----------------------|---------------------|
| Central frequency $f_0$     | 2.45 GHz              | 2.1 GHz              | 1.5 GHz             |
| S21 (dB)                    | 32.9953               | 16.4                 | 22                  |
| NF                          | 2.70109 dB            | $2.77~\mathrm{dB}$   | 3.5 dB              |
| IIP3 (dBm)                  | -16.4621              | 7.45                 | -9.3                |
| Input - CP 1dB (dBm)        | -31.636               | -                    | -22                 |
| S11 (dB)                    | -9.80                 | -19.7                | 1.385 (?)           |
| Reverse Isolation, S12 (dB) | -37.435               | -33.4                | -42.451             |
| VDD                         | 3.3 V                 | 1.8 V                | 1.5 V               |
| IDC (mA)                    | 2.629                 | 13.88                | 20                  |
| Power Dissipation (mW)      | 8.6757                | 25                   | 30                  |
| Technology Process          | C35B4M3, 0.35 $\mu m$ | $0.25~\mu\mathrm{m}$ | $0.6~\mu\mathrm{m}$ |

Table 5. Comparison table

Optional: Performance comparison to other circuits may be difficult if they operate at different central frequencies. Also, different performance can be

traded-off, thus one metric (eg gain) can be better than your work, while other (eg. linearity) can be worse. To ease comparison, Figures of Merit (FoM) have bee defined, that ease comparison.

We propose you compare your LNA against the designed published in other works, in terms of the following FoM:

$$FoM_1(GHz) = \frac{G_p(lin) \cdot f_0(GHz) \cdot IIP3(mW)}{(F(lin) - 1) \cdot Power(mW)} . \tag{58}$$

I guess  $G_p(lin)$  is the  $S_{21}$  in linear units. Some intermediate calculations:

$$S_{21}$$
 linear = 44.61, 6.6069, 12.589  
NF linear = 1.86, 1.89, 2.239 (59)  
 $IIP3$  [mW] = 0.02258, 5.559, 0.1175

I get

| Characteristic | LNA lab    | Song                 | Shaeffer    |
|----------------|------------|----------------------|-------------|
| $FoM_1$ (GHz)  | 0.3307 GHz | $3.466~\mathrm{GHz}$ | 0.05969 GHz |

Table 6. Comparison table

To my surprise, I've been able to get a better figure of merit than the one that from Shaeffer results. One reason may be that Shaeffer paper is quite old, and that I may be using a better technology. The other is that this figure of merit considers a lot of variables, and that the comparison may not be totally fair.

## 3. Code

#### 3.1. VHDL

```
library ieee;
  2
          use ieee.std_logic_1164.all;
          use ieee.std_logic_unsigned.all;
  3
           use ieee.numeric_std.all;
  4
  6
 9
           -- adc_driver.vhd
            -- Hardware controller for the A/D converter
10
11
           -- Provides the digitized input serial signal in a 8 bit output, although the 12 useful
                       bits are stored
           -- Clock frequency required: 108 MHz
12
           -- resetn: active low
13
14
15
16
17
18
           entity adc_driver is
19
20
           port (
                                               in std_logic; -- 108 MHz clock signal
21
                        resetn: in std_logic; -- active low
22
                        sdata1: in std_logic; -- serial data 1, comes from the ADC board, it's the one that
23
                                     provides signal
                        sdata2: in std_logic; -- serial data 2, comes from the ADC board
24
                        ncs: out std_logic; -- chip select signal for the ADC converters
25
                        sclk: out std_logic; -- slow clock, 108 MHz / 6 = 18 MHz clock for the ADC converters
26
                        sample_ready: out std_logic; -- turns 1 for a clock period to indicate new data is
27
                                   present at the output
                        data: out std_logic_vector(11 downto 0) -- output data
28
           );
29
30
           end adc_driver;
31
32
           architecture arch of adc_driver is
                        type states is (start, t2, readzeros, readbits, tquiet); -- possible states in the
33
                                     conversion
                        signal state: states := start; -- initialize state
34
35
                        signal counter: std_logic_vector(2 downto 0); -- counts the number of clk periods to
                                     know when it's time to jump to another state % \left( 1\right) =\left( 1\right) \left( 1\right) \left
                        signal counter_sclk: std_logic_vector(2 downto 0); -- will count from 0 to 5 in order
36
                                       to generate the slow clock, sclk
                        signal counter_bits: std_logic_vector(3 downto 0); -- counts the first 3 useless bits
37
                                      , return to 0, and then counts the 12 useful bits
                        signal dataa: std_logic_vector(11 downto 0); -- internal data
38
                        signal sample_readyy: std_logic; -- internal sample_ready signal
39
40
           begin
41
42
           main: process (clk) -- driver
43
44
           begin
45
                        if (clk'event and clk='1') then
                                     if (resetn='0') then
46
                                                  sclk <= '1';
47
                                                   ncs <= '1';
48
49
                                                   counter_bits <= (others => '0');
50
                                                   sample_readyy <= '0';</pre>
                                      else
51
52
                                                   case (state) is
                                                             when start =>
                                                                                                                                    -- set chip select to 0 and move to next state
53
                                                                                                                                     state <= t2:
54
```

```
ncs <= '0';
55
                                            counter <= (others => '0');
56
                     when t2 =>
                                            -- wait 2 clock cycles to guarantee t2, then starts
57
                         acquiring
                                            counter <= counter + 1;</pre>
58
                                            if (counter = 1) then -- waits for 2 clk periods,
59
                                                around 20 ns
                                                state <= readzeros;</pre>
60
                                                counter <= (others => '0');
61
62
                                                sclk <= '0';
63
                                                counter_sclk <= (others => '0');
                                            end if:
64
                      when readzeros =>
                                            -- read the 3 useless bits, datasheet may be
65
                          confusing
                                            counter_sclk <= counter_sclk + 1;</pre>
66
                                            if (counter_sclk = 2) then -- sclk rising edge
67
                                                sclk <= '1';
68
                                            elsif (counter_sclk = 5) then
69
                                                sclk <= '0'; -- sclk falling edge</pre>
70
                                                counter_sclk <= (others => '0');
71
72
                                                counter_bits <= counter_bits + 1;</pre>
                                                if (counter_bits = 3-1) then -- the 3 Z bits have
73
                                                     been received
74
                                                     counter_bits <= (others => '0');
                                                     state <= readbits;
75
                                                end if;
76
                                            end if;
77
78
                      when readbits =>
                                            -- read the 12 useful bits
                                            counter_sclk <= counter_sclk + 1;</pre>
79
                                            if (counter_sclk = 2) then -- sclk rising edge
80
81
                                                sclk <= '1';
                                            elsif (counter_sclk = 5) then -- sclk falling edge
82
                                                sclk <= '0';
83
                                                counter_sclk <= (others => '0');
84
85
                                                counter_bits <= counter_bits + 1;</pre>
                                                dataa(11 - to_integer(unsigned(counter_bits))) <=</pre>
86
                                                      sdata1; -- msb comes first
87
                                                if (counter_bits = 12-1) then -- all 12 bits
                                                    received
                                                    counter_bits <= (others => '0');
88
                                                     state <= tquiet;</pre>
90
                                                    sample_readyy <= '1';</pre>
                                                     counter <= (others => '0');
91
                                                end if:
92
93
                                            end if;
                      when tquiet =>
                                            -- wait for enough time until starting the next
94
                          conversion
                                            sample_readyy <= '0'; -- 1 period width</pre>
95
                                            counter_sclk <= counter_sclk + 1;</pre>
96
                                            if (counter_sclk = 2) then -- return sclk and ncs to
97
                                                idle (1)
                                                sclk <= '1';
98
                                                ncs <= '1';
99
100
                                            if (counter_sclk = 7) then -- during 5 clk periods,
101
                                                around 50 ns = tquiet, sclk and ncs have remained
                                                 idle
                                                state <= start;</pre>
102
                                                counter <= (others => '0');
103
                                            end if;
104
105
                 end case;
             end if;
106
        end if:
107
    end process;
108
109
110
111 output: process (clk) -- output data register
```

```
112
    begin
         if (clk'event and clk='1') then
113
              if (resetn = '0') then
114
                  data <= (others => '0');
115
                  sample_ready <= '0';</pre>
116
117
                  if (sample_readyy = '1') then
118
                       data <= dataa;</pre>
119
                  end if;
120
121
                  sample_ready <= sample_readyy;</pre>
122
              end if:
         end if:
123
124
    end process;
125
126
    end arch;
```

#### 3.2. C

```
/*
1
        ***********
2
   ***
                                               EXAMPLE CODE
3
4
                             (c) Copyright 2009-2015; Micrium, Inc.; Weston, FL
5
6
                   All rights reserved. Protected by international copyright laws.
8
                  Please feel free to use any application code labeled as 'EXAMPLE CODE' in
9
                   your application products. Example code may be used as is, in whole or
10
       in
                   part, or may be used as a reference only.
11
12
13
                   Please help us continue to provide the Embedded community with the finest
                   software available. Your honesty is greatly appreciated.
14
15
16
                  You can contact us at www.micrium.com.
17
   */
18
19
20
   /*
      *******
21
   ***
                                             SETUP INSTRUCTIONS
22
23
24
       This demonstration project illustrate a basic uC/OS-III project with simple "hello
       world" output.
25
26
       By default some configuration steps are required to compile this example :
27
       1. Include the require Micrium software components
28
          In the BSP setting dialog in the "overview" section of the left pane the
29
       following libraries
           should be added to the BSP :
30
31
32
               ucos_common
              ucos osiii
33
34
              ucos_standalone
35
       2. Kernel tick source - (Not required on the Zynq-7000 PS)
36
          If a suitable timer is available in your FPGA design it can be used as the kernel
37
38
          To do so, in the "ucos" section select a timer for the "kernel_tick_src"
       configuration option.
39
40
       3. STDOUT configuration
           Output from the print() and UCOS_Print() functions can be redirected to a
41
       supported UART. In
```

```
42 *
         the "ucos" section the stdout configuration will list the available UARTs.
43
44
      Troubleshooting :
         By default the Xilinx SDK may not have selected the Micrium drivers for the timer
45
       and UART.
         If that is the case they must be manually selected in the drivers configuration
46
      section.
47
          Finally make sure the FPGA is programmed before debugging.
48
49
50
      Remember that this example is provided for evaluation purposes only. Commercial
51
      development requires
      a valid license from Micrium.
52
   ************
53
   */
54
55
56
57
      *********
58
                                      INCLUDE FILES
59
   60
61
62
   #include <stdio.h>
63
   #include <Source/os.h>
64
   #include <ucos_bsp.h>
66
   #include "xadcps.h"
67
   #include <xgpio.h>
68
69
70
71
   ***********
73
                                        DEFINES
   74
   */
75
76
   #define XADC_DEVICE_ID
                         XPAR_XADCPS_O_DEVICE_ID
77
   #define GPIO_DEVICE_ID
                         XPAR_AXI_GPIO_O_DEVICE_ID
78
   #define BUTTON_CHANNEL
                         1 // Input channel of the GPIO (check this is consistent with
       the block diagram)
   #define TEMPERATURE_CHANNEL
                             2 // Output channel of the GPIO (check this is consistent
80
       with the block diagram)
   #define APP_TASK_START_STK_SIZE 512u
81
   #define APP_TASK1_STK_SIZE 512u
82
   #define APP_TASK2_STK_SIZE
                             512u
83
  #define APP_TASK_START_PRIO
                             8u
   #define APP_TASK1_PRIO
85
   #define APP_TASK2_PRIO
86
87
88
89
   90
                                        LOCAL VARIABLES
92
   ***********
   */
93
94
   static OS_TCB
                    AppTaskStartTCB;
                                                         // Task Control Block (
95
      TCB).
                     AppTask1TCB;
   static OS_TCB
   static OS_TCB
                     AppTask2TCB;
97
98
   static CPU_STK
                    AppTaskStartStk[APP_TASK_START_STK_SIZE]; // Startup Task Stack
99
   static CPU_STK static CPU_STK
                     AppTask1Stk[APP_TASK1_STK_SIZE];
                                                         // Task #1
100
                                                          // Task #2
                     AppTask2Stk[APP_TASK2_STK_SIZE];
101
                                                                       Stack
102
```

```
103 | static OS_MUTEX AppMutexPrint;
                                                          // App Mutex
104
   static XAdcPs XAdcInst;
                                                          // XADC Driver instance
105
   XAdcPs *XAdcInstPtr = &XAdcInst;
106
   static XGpio Gpio;
                                                          // GPIO Driver instance
107
108
  // Global variable that holds the output
int output = 0; // 32 bit variable, contains 23 useful bits. threshold(11b)|temperature
      (11b) | alarm (1b)
111
   int threshold; // temperature threshold
112
   int temperature; // last read temperature value
   int alarm; // holds 1 if there's an alarm (temperature > threshold)
113
114
115
116
   **********
117
                            LOCAL FUNCTION PROTOTYPES
118
   ***********
119
120
121
   static void AppTaskCreate
122
                               (void):
   static void AppTaskStart
static void AppTask1
static void AppTask2
                               (void *p_arg);
123
                               (void *p_arg);
124
                               (void *p_arg);
   static void AppPrintWelcomeMsg (void);
126
  static void AppPrint (char *str);
127
   static void AppPrintWelcomeMsg (void);
   static void Peripheral_Init (void); //initialization of the peripheral unit for the
      XadcPs
   void MainTask (void *p_arg);
130
131
132
   ***********
133
134
135
   * Description : Entry point for C code.
136
137
138
   */
139
140
   int main()
141
142 {
     threshold = 50;
                      // Initialize threshold, for practicality purposes
143
144
145
      UCOSStartup(MainTask);
146
      return 0;
147
   }
148
149
150
   151
                                       STARTUP TASK
152
153
   * Description : This is an example of a startup task.
154
155
156
   * Arguments : p_arg is the argument passed to 'AppTaskStart()' by 'OSTaskCreate()'.
157
   * Returns : none
158
159
   * Notes :
160
   161
   void MainTask (void *p_arg)
163
164
      OS_ERR err;
165
166
     AppPrintWelcomeMsg();
167
```

```
168
                            /* Initialize uC/OS-III.
        OSInit(&err);
                                                                                    */
169
170
        OSTaskCreate
                        ((OS_TCB
                                    *) & AppTaskStartTCB,
171
                        (CPU_CHAR
                                  *) "App Task Start",
172
                        (OS_TASK_PTR )AppTaskStart,
173
                        (void
                                   *)0,
174
                        (OS_PRIO
                                    ) APP_TASK_START_PRIO,
175
                        (CPU_STK
                                   *)&AppTaskStartStk[0],
176
177
                        (CPU_STK_SIZE)APP_TASK_START_STK_SIZE / 10,
178
                        (CPU_STK_SIZE) APP_TASK_START_STK_SIZE,
                        (OS_MSG_QTY )O,
179
                        (OS_TICK
180
                                     )0.
181
                        (void
                                    *)0,
                        (OS_OPT_)(OS_OPT_TASK_STK_CHK | OS_OPT_TASK_STK_CLR),
182
                        (OS_ERR *)&err);
183
184
        OSStart(&err);
                               /* Start multitasking (i.e. give control to uC/OS-II). */
185
186
        while (1) {
187
            AppPrint(".");
188
189
190
191
    }
192
193
         *********
194
195
                                            PRINT WELCOME THROUGH UART
196
    * Description : Prints a welcome message through the UART.
197
198
199
    * Argument(s) : none
200
    * Return(s)
201
                : none
202
    * Caller(s)
                 : application functions.
203
204
205
    * Note(s)
                  : Because the welcome message gets displayed before
                   the multi-tasking has started, it is safe to access
206
                    the shared resource directly without any mutexes.
207
       **********
208
209
    */
210
    static void AppPrintWelcomeMsg (void)
211
212
        UCOS_Print("\f\f\r\n");
213
        UCOS_Print("Micrium\r\n");
214
        UCOS_Print("uCOS-III\r\n\r\n");
215
        {\tt UCOS\_Print("This\ application\ runs\ three\ different\ tasks:\r\n\r\n");}
216
        {\tt UCOS\_Print("1.\ Task\ Start:\ Initializes\ the\ OS\ and\ creates\ tasks\ and\r\n");}
217
        UCOS_Print("
                                  other kernel objects such as the mutex.\r\n");
218
        UCOS_Print("
                                  This task remains running and printing a\r\n");
219
        UCOS_Print("
                                  dot '.' every 100 milliseconds.\r\n");
220
        UCOS_Print("2. Task #1 : Reads temperature every 200-milliseconds.\r\n");
221
        UCOS_Print("3. Task #2 : Reads input buttons every 500-milliseconds.\r\n\r\n");
222
223
   }
224
225
226
   STARTUP TASK
227
228
    * Description : This is an example of a startup task. As mentioned in the book's text,
229
        you MUST
                    initialize the ticker only once multitasking has started.
230
231
                  : p_arg is the argument passed to 'AppTaskStart()' by 'OSTaskCreate()'.
232
    * Arguments
233
```

```
* Returns : none
234
235
            : 1) The first line of code is used to prevent a compiler warning because '
236
        p_arg' is not
                      used. The compiler should not generate any code for this statement.
237
238
239
240
    static void AppTaskStart (void *p_arg)
241
242
243
        OS_ERR
                  err;
244
        UCOS_Print("Task Start Created\r\n");
245
^{246}
        AppTaskCreate();
                                                                   /* Create Application
247
           tasks
        OSMutexCreate((OS_MUTEX *)&AppMutexPrint, (CPU_CHAR *)"My App. Mutex", (OS_ERR *)&err
249
        while (1) {
                                                               /* Task body, always written
250
           as an infinite loop.
251
252
            OSTimeDlyHMSM(0, 0, 0, 100,
                         OS_OPT_TIME_HMSM_STRICT,
                         &err);
                                                                    /* Waits 100 milliseconds
254
255
256
            AppPrint(".");
                                                                    /* Prints a dot every 100
                milliseconds.
                                               */
257
258
    }
259
260
^{261}
                                           CREATE APPLICATION TASKS
262
263
264
    * Description : Creates the application tasks.
265
    * Argument(s) : none
266
267
    * Return(s) : none
268
269
    * Caller(s) : AppTaskStart()
270
271
272
    * Note(s) : none.
   ***********
273
274
275
    static void AppTaskCreate (void)
276
277
        OS_ERR err;
278
279
280
        OSTaskCreate((OS_TCB
                                *) & AppTask1TCB,
                                                                    /* Create the Task #1.
281
                     (CPU_CHAR *)"Task 1",
282
                     (OS_TASK_PTR ) AppTask1,
283
                     (void
                                *) 0,
284
                     (OS_PRIO
                                 ) APP_TASK1_PRIO,
285
                     (CPU STK
                                 *) & AppTask1Stk[0],
286
                     (CPU_STK_SIZE) APP_TASK1_STK_SIZE / 10u,
287
288
                     (CPU_STK_SIZE) APP_TASK1_STK_SIZE,
                     (OS_MSG_QTY ) Ou,
289
290
                     (OS_TICK
                                 ) Ou,
                                 *) 0,
                     (void
291
                                 )(OS_OPT_TASK_STK_CHK | OS_OPT_TASK_STK_CLR),
                     (OS_OPT
292
                     (OS_ERR
                               *)&err);
293
```

```
294
        OSTaskCreate((OS TCB
                                *) & AppTask2TCB,
                                                                    /* Create the Task #2.
295
                     (CPU_CHAR *)"Task 2",
296
                     (OS_TASK_PTR ) AppTask2,
297
                                *) 0,
298
                     (void
                     (OS_PRIO
                                 ) APP_TASK2_PRIO,
299
                     (CPU_STK
                                *) & AppTask2Stk[0],
300
                     (CPU_STK_SIZE) APP_TASK2_STK_SIZE / 10u,
301
302
                     (CPU_STK_SIZE) APP_TASK2_STK_SIZE,
303
                     (OS_MSG_QTY ) Ou,
                     (OS_TICK
                                 ) Ou,
304
                                 *) 0,
305
                     (void
                                 )(OS_OPT_TASK_STK_CHK | OS_OPT_TASK_STK_CLR),
306
                     (OS_OPT
                     (OS_ERR
                                 *)&err):
307
    }
308
309
310
        *************
311
312
313
    * Description : This is an example of an application task that prints "1" every second to
314
        the UART.
315
316
                : p_arg is the argument passed to 'AppTaskStart()' by 'OSTaskCreate()'.
317
    * Arguments
318
319
    * Returns
                : none
320
              : 1) The first line of code is used to prevent a compiler warning because '
321
        p_arg' is not
                      used. The compiler should not generate any code for this statement.
322
323
    ***********
324
325
    static void AppTask1 (void *p_arg) // Temperature task
326
327
328
        OS_ERR err;
329
        unsigned int temperature_raw;
330
331
        (void)p arg:
        char temp_string[20]; // Holds the temperature, it is later printed
332
        char temp_string_pixels[20]; // Holds the temperature, it is later printed
333
        char t_temp_string[20]; // Holds the temperature threshold, it is later printed
334
        char t_temp_string_pixels[20]; // Holds the temperature threshold, it is later
335
           printed
        char alarm_string[20];
336
337
        AppPrint("Temperature task has started\r\n");
338
        Peripheral_Init();
339
        while (1) {
340
                                                    /* Task body, always written as an
341
                                                        infinite loop. */
342
        temperature_raw = XAdcPs_GetAdcData(XAdcInstPtr, XADCPS_CH_TEMP);
343
344
        temperature = (int) XAdcPs_RawToTemperature(temperature_raw);
345
        // Print read temperature
346
        sprintf(temp_string, "%d", temperature);
347
        AppPrint("\n Temperature: ");
348
349
        AppPrint(temp_string);
350
        {\tt sprintf(temp\_string\_pixels, "\u", temperature << 4);}
351
352
        AppPrint("\n Temperature pixels: ");
        AppPrint(temp_string_pixels);
353
354
        // Print threshold
355
```

```
sprintf(t_temp_string, "%d", threshold & 0x7F);
356
        AppPrint("\n Threshold: ");
357
        AppPrint(t_temp_string);
358
359
        // Print threshold
360
        sprintf(t_temp_string_pixels, "%u", (threshold & 0x7F)<<4);</pre>
361
362
        AppPrint("\n Threshold pixels: ");
        AppPrint(t_temp_string_pixels);
363
364
365
        // Compare temperature against threshold
366
        if (temperature > threshold){
            alarm = 1;
367
        }
368
369
        else {
            alarm = 0;
370
371
372
        // Print alarm
373
        sprintf(alarm_string, "%d", alarm);
374
        AppPrint("\n alarm: ");
375
        AppPrint(alarm_string);
376
377
378
        output = (alarm & 0x1) << 22 | (temperature & 0x7F) << (4+11) | (threshold & 0x7F) << (4); //
379
            Concatenate the variables to get 23 useful bits to output port
380
381
382
            OSTimeDlyHMSM(0, 0, 0, 200,
                           OS_OPT_TIME_HMSM_STRICT,
383
384
               // AppPrint("1");
385
386
387
         XGpio_DiscreteWrite(&Gpio,TEMPERATURE_CHANNEL,output); // Write the output in
             the gpio output channel
388
389
390
391
    }
392
393
394
395
        ************
396
                                                      TASK #2
397
398
    st Description : This is an example of an application task that prints "2" every 2 seconds
399
         to the UART.
400
    * Arguments
                           is the argument passed to 'AppTaskStart()' by 'OSTaskCreate()'.
401
                  : p_arg
402
403
404
                  : 1) The first line of code is used to prevent a compiler warning because '
405
        p_arg' is not
                       used. The compiler should not generate any code for this statement.
406
407
    */
408
409
    static void AppTask2 (void *p_arg) // This is the responsible for the buttons
410
411
        OS_ERR err;
412
413
414
        (void)p_arg;
415
        int button=0;
416
417
418
```

```
AppPrint("Buttons task has started \r\n");
419
        Peripheral Init();
420
        while (1) {
421
422
        button = XGpio_DiscreteRead(&Gpio, BUTTON_CHANNEL); // Reads the input channel of the
423
             gpio to determine if a button has been pressed
424
        // // Display read button value (0 if any button is pressed)
425
        // char button_string[20];
426
427
        // AppPrint("\n BUT ");
428
        // sprintf(button_string, "%d", button);
        // AppPrint(button_string);
429
430
            if(button == 1) { // BTNL button pressed, decrease threshold by 1C
431
                threshold = threshold-1;
432
                AppPrint("Threshold - 1 \r\n");
433
434
            else if (button == 2){ // BTNR button pressed, increase threshold by 1C
435
                threshold = threshold+1;
436
                AppPrint("Threshold + 1 \r\n");
437
438
439
440
441
            output = (alarm & 0x1) << 22 | (temperature & 0x7F) << (4+11) | (threshold & 0x7F) << (4);
                // Concatenate the variables to get 23 useful bits to output port
442
443
444
        XGpio_DiscreteWrite(&Gpio,TEMPERATURE_CHANNEL,output); // write in the gpio output
            channel
445
446
                                                        /* Task body, always written as an
447
                                                            infinite loop.
            OSTimeDlyHMSM(0, 0, 0, 500,
449
                          OS_OPT_TIME_HMSM_STRICT,
450
                         &err);
                                                                     /* Waits for 2 seconds.
451
                                                             */
452
            // AppPrint("2");
                                                                        /* Prints 2 to the
453
                UART.
                                                     */
454
            }
455
        }
456
457
458
459
460
    461
                                                 PRINT THROUGH UART
462
463
464
    st Description : Prints a string through the UART. It makes use of a mutex to
                    access this shared resource.
465
466
    * Argument(s) : none
467
468
    * Return(s)
                 : none
469
470
471
    * Caller(s)
                : application functions.
472
473
    * Note(s)
                 : none.
   ************
474
475
    */
476
    static void AppPrint (char *str)
477
478
        OS_ERR err;
479
```

```
CPU_TS ts;
480
481
482
                                                                         /* Wait for the shared
483
                                                                             resource to be
                                                                              released.
                          (OS_MUTEX *)&AppMutexPrint,
484
        OSMutexPend(
                          (OS_TICK )Ou,
                                                                                       /* No
485
                              timeout.
486
                          (OS_OPT )OS_OPT_PEND_BLOCKING,
                                                                                      /* Block if
                              not available.
                          (CPU_TS *)&ts,
487
                              Timestamp.
                          (OS_ERR *)&err);
488
489
        UCOS_Print(str);
                                                                               /* Access the shared
490
              resource.
                                                   */
491
                                                                         /* Releases the shared
492
                                                                              resource.
                                                                              */
493
        OSMutexPost(
                          (OS_MUTEX *)&AppMutexPrint,
                          (OS_OPT )OS_OPT_POST_NONE,
494
                                                                                      /* No options
                                                                            */
                          (OS_ERR *)&err);
495
    }
496
497
    void Peripheral_Init()
498
499
500
        int Status;
        XAdcPs_Config *ConfigPtr;
501
502
        /st Initialize the GPIO driver. If an error occurs then exit st/
503
             Status = XGpio_Initialize(&Gpio, GPIO_DEVICE_ID);
504
             if (Status != XST_SUCCESS) {
505
506
                 return XST_FAILURE;
507
508
509
              * Perform a self-test on the GPIO. This is a minimal test and only
510
511
              * verifies that there is not any bus error when reading the data
              * register
512
              */
513
             XGpio_SelfTest(&Gpio);
514
515
516
              st Setup direction register so the switch is an input and the LED is
517
              * an output of the GPIO
518
519
             XGpio_SetDataDirection(&Gpio, BUTTON_CHANNEL, 0xff); // Establish BUTTON_CHANNEL
520
                 as an input
521
             XGpio_SetDataDirection(&Gpio, TEMPERATURE_CHANNEL, 0x00); // Establish
522
                 TEMPERATURE_CHANNEL as an output
523
524
              * Initialize the XAdc driver.
526
              */
527
             ConfigPtr = XAdcPs_LookupConfig(XADC_DEVICE_ID);
528
529
530
531
             XAdcPs_CfgInitialize(XAdcInstPtr, ConfigPtr,
                          ConfigPtr ->BaseAddress);
532
533
             /*
534
```

Ľaren Erren Erren

```
* Self Test the XADC/ADC device
535
536
            Status = XAdcPs_SelfTest(XAdcInstPtr);
537
538
539
540
             * Disable the Channel Sequencer before configuring the Sequence
541
             * registers.
542
543
            XAdcPs_SetSequencerMode(XAdcInstPtr, XADCPS_SEQ_MODE_SAFE);
544
545
    }
546
```