# Life of an instruction in Clang / LLVM



Francis Visoiu Mistrih - francis@lse.epita.fr



# Clang

foo.c - C

```
int foo(int a, int b)
{
   return a + b;
}
```



# Clang AST

clang-check -ast-dump foo.c



# Clang CFG

clang -cc1 -analyze -analyzer-checker=debug.ViewCFG foo.c

```
[B2 (ENTRY)]
[B1]
1: a
2: [B1.1] (ImplicitCastExpr, LValueToRValue, int)
3: b
4: [B1.3] (ImplicitCastExpr, LValueToRValue, int)
5: [B1.2] + [B1.4]
6: return [B1.5];
                   [B0 (EXIT)]
```



## LLVM IR

clang -01 -S -emit-llvm foo.c -o foo.ll

```
; Function Attrs: norecurse nounwind readnone uwtable
define i32 @foo(i32 %a, i32 %b) {
entry:
    %add = add nsw i32 %b, %a
    ret i32 %add
}
```







# TargetLowering - SelectionDAG

#### **SDNode**

llc -01 -view-dag-combine1-dags foo.ll





# SelectionDAG legalization

#### **SDNode**

llc -01 -view-isel-dags foo.ll

• Remove illegal types

• Remove target-illegal instructions

```
mul i32 %a, 8
```

to



# SelectionDAGISel

#### MachineSDNode

llc -01 -view-sched-dags foo.ll





# SelectionDAGISel

#### MachineSDNode

llvm/lib/Target/X86/X86InstrCompiler.td

def : Pat<(add GR32:\$src1, GR32:\$src2), (ADD32rr GR32:\$src1, GR32:\$src2)>;



## ScheduleDAG

#### MachineInstr

llc -01 -print-before=expand-isel-pseudos foo.ll

```
Function Live Ins: %EDI in %vreg0, %ESI in %vreg1

BB#0: derived from LLVM BB %entry
  Live Ins: %EDI %ESI
    %vreg1<def> = COPY %ESI; GR32:%vreg1
    %vreg0<def> = COPY %EDI; GR32:%vreg0
    %vreg2<def,tied1> = ADD32rr %vreg0<tied0>, %vreg1, %EFLAGS<imp-def,dead>
    %EAX<def> = COPY %vreg2; GR32:%vreg2
    RET 0, %EAX
```



# Register allocation

Non-SSA MachineInstr

llc -01 -print-machineinstrs=virtregrewriter foo.ll



## MCInstLower

#### **MCInst**

llc -01 -asm-show-inst foo.ll -o foo.s

```
@foo
%entry
<MCInst #1278 LEA64_32r
     <MCOperand Reg:19>
     <MCOperand Imm:1>
     <MCOperand Reg:43>
     <MCOperand Imm:0>
      <MCOperand Reg:0>>
     <MCOperand Reg:0>>
<MCInst #2472 RETQ
     <MCOperand Reg:19>>
```



#### **Assembly**

```
llc -01 foo.ll -o foo.s / clang -01 foo.c -S -o foo.s
```



#### Assembly



#### Assembly



#### Assembly



#### Assembly



## MCCodeEmitter

#### **ELF**

clang -c -fintegrated-as -01 foo.c -o foo.o

llvm-objdump -disassemble foo.o

```
foo:

0: 8d 04 37 leal (%rdi,%rsi), %eax
3: c3 retq
```



#### References

- http://eli.thegreenplace.net/2012/11/24/life-of-an-instruction-in-llvm
- http://llvm.org/git/llvm.git
- http://llvm.org/docs/CodeGenerator.html

# Any questions?

francis@lse.epita.fr

@thegameg

