# LLVM Parallel Intermediate Representation: Design and Evaluation using OpenSHMEM Communications

Dounia Khaldi <sup>1</sup> Pierre Jouvelot <sup>2</sup> François Irigoin <sup>2</sup> Corinne Ancourt <sup>2</sup> Barbara Chapman <sup>1</sup>

<sup>1</sup>Department of Computer Science, University of Houston, TX <sup>2</sup>MINES ParisTech, PSL Research University, France

The Second Workshop on the LLVM Compiler Infrastructure in HPC Austin, TX, November 15, 2015





#### Context and Motivation

- Cilk, UPC, X10, Habanero-Java, Chapel, OpenMP, MPI, OpenSHMEM, etc
- Parallelism handling in compilers
- Towards a High-level Parallel Intermediate Representation
  - Trade-off between expressibility and conciseness of representation
  - Simplification of transformations and semantic analyses
- Huge compiler platforms: GCC (more than 7 million lines of code),
   LLVM (more than 1 million lines of code)
- Previous Work SPIRE: Sequential to Parallel Intermediate Representation Extension methodology<sup>1</sup>

<sup>&</sup>lt;sup>1</sup>Dounia Khaldi, Pierre Jouvelot, François Irigoin, Corinne Ancourt. SPIRE: A Methodology for Sequential to Parallel Intermediate Representation Extension. Presented at 17th Workshop on Compilers for Parallel Computing (CPC 2013), July 3-5, 2013, Lyon, France and HiPEAC Computing Systems Week, May 03, 2013, Paris, France

## **LLVM Compiler and its Polly Optimizer**

- An open-source compilation framework that uses an intermediate representation in Static Single Assignment (SSA) form
- LLVM Optimizer (opt): Unrolling, Vectorization
- Polly, a high-level loop and data-locality polyhedral optimizer for LLVM:
  - Loop tiling, Loop fusion, Interchange, etc
  - Only Static Control Parts (SCoPs)
  - Side-effect-free functions calls
- Widely used in both academia and industry (Apple, Google, NVIDIA,...)
- Code generation for x86-64, ARM, PowerPC, Xeon Phi, etc
- Modularized pass subsystem in LLVM



### An Ideal Scenario of Parallel Compiler Design



# Excerpt of LLVM IR Grammar

```
function
            = blocks:block*;
block
            = label:identifier x phi_nodes:phi* x
              instructions:instruction* x terminator;
phi
            = call;
instruction = load + store + call;
load
            = identifier;
store = name:identifier + value:expression;
terminator = cond br + uncond br + return;
            = value:identifier x label_true:identifier x
cond br
              label_false:identifier;
uncond_br
            = label:identifier;
            = value:identifier;
return
                   entry:
                    br label %bb1
                   bb: ; preds = %bb1
                    \%0 = add nsw i32 \%sum.0, 2
sum = 42;
                    %1 = add nsw i32 %i.0, 1
for(i=0;i<10;i++){</pre>
                    br label %bb1
                   bb1: ; preds = %bb, %entry
  sum = sum + 2;
                    %sum.0=phi i32 [42, %entry], [%0, %bb]
}
                    \%i.0 = phi i32 [0,\%entry], [\%1,\%bb]
                    %2 = icmp sle i32 %i.0, 10
                    br i1 %2, label %bb, label %bb2
                   bb2: ; preds = %bb1
```

#### **LLVM PIR: Execution**

- Add execution information to control constructs:
  - function
  - block

sections in OpenMP, and its LLVM PIR representation (simplified):

```
#pragma omp sections nowait
{
    #pragma omp section
    x = foo();
    #pragma omp section
    y = bar();
}
z = baz(x,y);
```

```
block(x = foo();
    y = bar(),
    parallel);
block(z = baz(x,y),
    sequential)
```

### **LLVM PIR: Collective Synchronization**

 Add synchronization information to block and instruction domains:

 Cilk and OpenMP variants of atomic synchronization on the reference 1

```
Cilk_lockvar 1;
Cilk_lock_init(1);
... #pragma omp critical
Cilk_lock(1);
    x[index[i]] += f(i);
Cilk_unlock(1);
#pragma omp critical
    x[index[i]] += f(i);
```

7

#### LLVM PIR: Point-to-Point Synchronization (Event API)

Add event as a new type:

```
event newEvent(int i);
void signal(event e);
void wait(event e);
```

 A phaser in Habanero-Java, and its LLVM PIR representation (simplified):

#### **LLVM PIR: One-Sided Communications**

Add location information to identifier domain:

• put in OpenSHMEM, and its LLVM PIR representation (simplified):

```
shmem_int_put
    (dest, src, 20, pe);

shmem_int_get
    (dest, src, 20, pe);

for(i=0; i<20; i++)
    dest{pe}[i]= src[i];

for(i=0; i<20; i++)
    dest[i]= src{pe}[i];</pre>
```

where location of dest/src is pgas

 identifier domain extended to handle expressions in the left hand side of assignments

## **LLVM PIR: Summary**

```
function
            = blocks:block*;
            = label:identifier x phi_nodes:phi* x
block
              instructions:instruction* x terminator;
phi
            = call;
instruction = load + store + call;
load
            = identifier;
store
            = name:identifier + value:expression;
terminator = cond_br + uncond_br + return;
            = value:identifier x label_true:identifier x
cond br
              label false: identifier;
            = label:identifier;
uncond br
return
            = value:identifier:
function \sim function x execution;
block

→ block x execution x synchronization;
instruction → instruction x synchronization;
load

→ load x expression;

store

→ store x expression;

identifier \sim identifier x location;
            → type + event:unit
type
Intrinsic Functions: send, recv, signal, wait
```

1

## Overview of OpenSHMEM

- OpenSHMEM: Light-weight and portable PGAS Library
- SPMD-like style of programming
- Properties available in recent OpenSHMEM-1.2 specifications:
  - Symmetric Data Object management
  - Remote Read and Write using Put and Get operations
  - Barrier and Point-to-Point synchronization
  - Atomic memory operations and collectives

```
int src;
int *dest;
...
shmem_init();
...
src = me;
dest = (int *) shmem_malloc(sizeof (*dest));
nextpe = (me + 1) % npes; /*wrap around */
shmem_int_put (dest, &src, 1, nextpe);
more_work_goes_here (...);
shmem_barrier_all();
x = dest * 0.995 + 45 * y;
...
```

# Towards OpenSHMEM (PGAS) Analyzer and Optimizer



- LLVM IR, WHIRL
- PGAS programming models
- Semantic awareness of OpenSHMEM in the compiler
- Comprehensive analysis and optimization framework for OpenSHMEM
- Communication vectorization
- Communication/computation overlap

### Towards OpenSHMEM Analyzer and Optimizer in LLVM

- SPIRE(LLVM IR) yields LLVM PIR
- shmem put/get → load/store operations
- To avoid dead code elimination 

   volatile load/store
- Example: LLVM PIR of shmem\_int\_put(dest, src, N, pe)

```
LoadStoreLoop: ; preds = %LoadStoreLoop, %entry %lafee = phi i64 [0, %entry], [%nextvar, %LoadStoreLoop] %addressSrc = getelementptr i32* getelementptr inbounds([11 x i32]* @src,i32 0,i32 0),i64 %lafee %addressDst = getelementptr i32* getelementptr inbounds([11 x i32]* @dest,i32 0,i32 0),i64 %lafee %RMA = load i32* %addressSrc store volatile i32 %RMA, i32* %addressDst, !PE !{i32 %7} %nextvar = add i64 %lafee, 1 %cmptmp = icmp ult i64 %nextvar, %N br i1 %cmptmp, label %LoadStoreLoop, label %shmem_RDMA_bb
```

## Example of Loop Unrolling from IS (NPBs)

- Loops have to be canonicalized: use Polly
- Polly: No built-ins → more SCoPs

```
for(j=0;j<num_pes;j++)
    shmem_int_put(&recv_count[my_rank],&send_count[j],1,j);

for(j=0;j<num_pes;j++)
    recv_count[my_rank]{j} = send_count[j]</pre>
```

- -loop-unroll on shmem\_int\_put ⇒ No unrolling
- -loop-unroll on load/store ⇒ Unrolling of 8

```
opt -load ${LLVM_BUILD}/lib/LLVMPolly.so -S -polly-canonicalize
    is.s -basicaa -loop-unroll -o is.unroll.bc

for(j=0;j<num_pes;j+=8){
    shmem_int_put(&recv_count[my_rank],&send_count[j],1,j);
    shmem_int_put(&recv_count[my_rank],&send_count[j+1],1,j+1);
    shmem_int_put(&recv_count[my_rank],&send_count[j+2],1,j+2);
    shmem_int_put(&recv_count[my_rank],&send_count[j+3],1,j+3);
    shmem_int_put(&recv_count[my_rank],&send_count[j+4],1,j+4);
    shmem_int_put(&recv_count[my_rank],&send_count[j+5],1,j+5);
    shmem_int_put(&recv_count[my_rank],&send_count[j+6],1,j+6);</pre>
```

shmem\_int\_put(&recv\_count[my\_rank],&send\_count[j+7],1,j+7);

## Optimizations of RMAs using Microbenchmarks

- Testing optimizations on OpenSHMEM in LLVM
- One-sided Communication Optimizations:
  - Communication vectorization (Modified LoopIdiomRecognize pass)
  - Communication strip mining (Strip size = 2048)
  - Unrolling
- Stampede SuperComputer
- MVAPICH2-X, version 2.0b
- LLVM-3.5.0, sporting the same version of Polly



#### Conclusion

- "Parallelism or concurrency are operational concepts that refer not to the program, but to its execution." [Dijkstra, 1977]
- SPIRE(LLVM IR) → LLVM PIR
- Trade-off between expressibility and conciseness of representation
- Generality to represent the constructs of current parallel languages
- Implementation of RMA PIR in LLVM and application using OpenSHMEM
- Communication vectorization, Strip mining, Unrolling

#### Future Work

- Applying other LLVM existing optimizations on OpenSHMEM programs
- Computations/communications overlapping, parallel side effects, etc

# LLVM Parallel Intermediate Representation: Design and Evaluation using OpenSHMEM Communications

Dounia Khaldi <sup>1</sup> Pierre Jouvelot <sup>2</sup> François Irigoin <sup>2</sup> Corinne Ancourt <sup>2</sup> Barbara Chapman <sup>1</sup>

<sup>1</sup>Department of Computer Science, University of Houston, TX <sup>2</sup>MINES ParisTech, PSL Research University, France

The Second Workshop on the LLVM Compiler Infrastructure in HPC Austin, TX, November 15, 2015



