# Lab 2 Report

Reconfigurable Computing 2

# **Explanation of Testbench**

- 1. Random Test for 1000 tests
- 2. Consecutive Test for 200 Tests
- 3. Repeats 4 Times
- 4. Watchdog to Check for Done and Break simulation if TIMEOUT
- 5. Scoreboard checks internal signals against the signals used in the result model
  - a. Checks if signals are cleared/reset
    - i. Waits for cycle after an Active event (go = 1 when inactive), and saves the current bfm value for each signal (i\_r, x\_r, y\_r) and puts it in the scoreboard. This is because the signals should get reset when there is an active event, but they are registered, so they will be reset on the next cycle.
  - b. Checks if signal is the same upon completion
  - c. Added signals into bfm from DUT.top
  - d. Keeps score in scoreboard for the clearing of signals on a start event in the start monitor, and the final result of the signals using the done monitor.
- 6. The theoretical model signals are truncated to the OUTPUT\_WIDTH before comparing with the signals from the fib entity, because an overflow check was already made.
- 7. Assertions
  - a. Assert if go and done are both asserted, done should be cleared on the next cycle
  - b. If done is asserted, but go is not asserted, done should remain true (stable)
  - c. If done is cleared, then go should have been asserted on the previous cycle
  - d. Go must be cleared for done to be asserted
  - e. Upon completion (ie done = 1), result and overflow retain their values until the circuit is restarted

# Bugs with done signal

1. Done cleared too early

#### Preconditions:

- DUT in done state (done == 1)
- Testbench restarted DUT via go == 1

#### Violation:

- Done not cleared on following cycle (violates design specification)

#### Detected in fib\_tb.sv line 100:

// if go and done are both asserted, done should be cleared on the next cycle

assert property (@(posedge bfm.clk) disable iff (bfm.rst) bfm.go && bfm.done |=> !bfm.done)
else \$error("Time %0t [Assert Property]: Done=1, go=1, done not cleared next cycle.", \$time);

#### Modelsim errors:

# Time: 855 ns Started: 845 ns Scope: fib\_tb File: /home/UFAD/ryan.laur/reconfigurable-computing-2/lab2/fib\_tb.sv Line: 45 # Time 865 ns [start\_monitor]: Sending start of test for n=h32. # \*\* Error: Assertion error. # Time: 865 ns Started: 865 ns Scope: fib\_tb File: /home/UFAD/ryan.laur/reconfigurable-computing-2/lab2/fib\_tb.sv Line: 46 # Time 985 ns [Monitor]: Monitor detected result=400.



#### 2. Done cleared too late

#### Preconditions:

- DUT in done state (done == 1)
- Testbench restarted DUT via go == 1

#### Violation:

- Done took two cycles to clear instead of one.

Detected in fib tb.sv line 100 (see assertion property for first error).

```
** Error: Assertion error.

Time: 1050185 ns Started: 1050185 ns Scope: fib_tb File: /home/UFAD/ryan.laur/reconfigurable-computing-2/lab2/fib_tb.sv Line: 46
Time 1050195 ns [Monitor]: Monitor detected result=0.
```



# Infinite loop bugs

1. Max number as an input causes state machine to never finish.

#### Preconditions:

- Circuit fed input of max number (e.g., WIDTH'(1'b1))
  - o This input is the largest number the circuit can handle for its specified width.

#### Violation:

Circuit never asserts done, gets caught in infinite loop

#### Steps to detect the bug:

- Created a watchdog timer that reported an error and stopped the simulation if done was not asserted within 100k cycles. (monitor.svh line 131)

#### Reported errors from the simulation:

- # WATCHDOG: started at 643185
- #\*\* Error: Time 643195 ns [Assert Property]: Done=1, go=1, done not cleared next cycle.
- # Time: 643195 ns Started: 643185 ns Scope: fib\_tb File: /home/UFAD/ryan.laur/reconfigurable-computing-2/lab2/fib\_tb.sv Line: 101 # \*\* Error: Time 643205 ns [Assert Property]: Done=1, go=0, done not stable.
- # Time: 643205 ns Started: 643195 ns Scope: fib\_tb File: /home/UFAD/ryan.laur/reconfigurable-computing-2/lab2/fib\_tb.sv Line: 109
- # \*\* Error: Time 643205 ns [Assert Property]: done not cleared after go asserted.
- $\begin{tabular}{ll} # & Time: 643205 \ ns \ Started: 643205 \ ns \ Scope: fib\_tb \ File: /home/UFAD/ryan.laur/reconfigurable-computing-2/lab2/fib\_tb.sv \ Line: 113 \end{tabular} \label{table: file: home/UFAD/ryan.laur/reconfigurable-computing-2/lab2/fib\_tb.sv \ Line: 113 \end{tabular}$
- # done is not asserted time:1643180
- # WARNING::WATCHDOG BITED
- # \*\* Note: \$stop : /home/UFAD/ryan.laur/reconfigurable-computing-2/lab2/monitor.svh(146)
- # Time: 1643180 ns Iteration: 1 Region: /fib\_tb\_sv\_unit::start\_monitor #(6, 32)::watchdog
- # Break in NamedForkStat fib\_tb\_sv\_unit/start\_monitor::watchdog/watch\_dog at /home/UFAD/ryan.laur/reconfigurable-computing-2/lab2/monitor.svh line 146

# Bug: Result register changes when circuit done

#### Preconditions:

- Circuit reaches done state
- Circuit asserts done signal

#### Violation:

- Result register changes as done is asserted, which should not happen.

Detected in fib tb.sv line 120, 123:

```
// upon completion, (ie done = 1), result and overflow retain their values until circuit is restarted assert property (@(posedge bfm.clk) disable iff (bfm.rst) bfm.done && $stable(bfm.done) |-> $stable(bfm.result))
else $error("Time %0t [Assert Property]: Done=1, result not stable.", $time);
// upon completion, (ie done = 1), result and overflow retain their values until circuit is restarted assert property (@(posedge bfm.clk) disable iff (bfm.rst) bfm.done && $stable(bfm.done) |-> $stable(bfm.overflow))
else $error("Time %0t [Assert Property]: Done=1, overflow not stable.", $time);
```



# Bug: Circuit reacts to changes on the input

#### Preconditions:

- Circuit is started with go
- Input n is changed before the circuit finishes (before done == 1)

#### Violation:

- Circuit does not produce correct output

Discovered via scoreboard logic that ensures I, x, and y registers have correct values compared to the model function. Since they were different, this means the DUT is stopping before it should and thus producing incorrect output.



# Overflow bugs

#### Preconditions:

DUT was passed an input that would cause it to overflow

#### Violation:

Overflow flag not asserted

Detected by utilizing an overflow model function, which truncates the actual value of the correct result to OUTPUT\_WIDTH, and compares with the original longint result. If they're different, overflow occurred and the testbench will assert that the DUT asserts its overflow flag.

#### Accompanying testbench error:

# Time 445 ns [Scoreboard] Result test failed:  $full_add_r = h00000008$  instead of h1e8d0a40 for n = h31.

# Time 445 ns [Scoreboard] Overflow test failed: overflow = 0 instead of 1 for n = h31 and theoretical result = h000000011e8d0a40 and result = h00000008.

# Number of Errors from Scoreboard

```
# Results for Test Random Test
# Test status: 0 result_passed, 5000 result_failed
# Test status: 1295 overflow_passed, 3705 overflow_failed
# Test status: 3564 i_r_passed, 1436 i_r_failed
# Test status: 0 x_r_passed, 5000 x_r_failed
# Test status: 0 y_r_passed, 5000 y_r_failed
# Test status: 0 full_add_r_passed, 5000 full_add_r_failed
# Test status: 5 i_r_clear_passed, 4995 i_r_clear_failed
# Test status: 5 x_r_clear_passed, 4995 x_r_clear_failed
# Test status: 5 y_r_clear_passed, 4995 y_r_clear_failed
# Test status: 5 y_r_clear_passed, 670 result_failed
# Test status: 330 result_passed, 670 result_failed
# Test status: 470 overflow_passed, 530 overflow_failed
# Test status: 330 x_r_passed, 670 x_r_failed
# Test status: 330 y_r_passed, 670 x_r_failed
# Test status: 330 full_add_r_passed, 670 full_add_r_failed
# Test status: 20 i_r_clear_passed, 980 i_r_clear_failed
# Test status: 20 x_r_clear_passed, 980 x_r_clear_failed
# Test status: 25 y_r_clear_passed, 975 y_r_clear_failed
# Test status: 25 y_r_clear_passed, 975 y_r_clear_failed
# Coverage = 100.00 %
```

# Bugs fixed in fib good

This list includes some of the major bugs we fixed in fib good, but is not exhaustive.

- Save circuit inputs in registers
- Reset temporary variables to the correct value on circuit reset
- Fix issues where non-blocking assignments to temp values were being read on the same clock edge
  - replaced with blocking assignments or rearranged states to ensure values were updated and read properly
- Defined state enum with logic [2:0] specifier to ensure synthesis tools recognize it as a state machine and operate/optimize accordingly
- Moved done assertions to proper states to follow guidelines on done signal
- Reset overflow on circuit reset (if overflow retains value = 1, when in fact it was a 0.)
- Removed default COND state if go = 1 outside of the case statement
- Casted to proper number of bits
- Defined that go must return to 0 to start another execution
- Define that i\_r must be greater than or equal to 3 to initiate computation (solves infinite loop for i\_r incrementing passed maximum number back to 0)
- Saved n as a register to prevent changes in circuit (n\_r)
- Added slice for y\_r <= full\_add\_r[OUTPUT\_WIDTH-1:0] so it only takes OUTPUT\_WIDTH bits

#### Modelsim Transcript screenshot of fib good

```
# Results for Test Random Test
# Test status: 5000 result_passed, 0 result_failed
# Test status: 5000 overflow_passed, 0 overflow_failed
# Test status: 5000 i_r_passed, 0 i_r_failed
# Test status: 5000 x_r_passed, 0 x_r_failed
# Test status: 5000 y_r_passed, 0 y_r_failed
# Test status: 5000 full_add_r_passed, 0 full_add_r_failed
# Test status: 5000 i_r_clear_passed, 0 i_r_clear_failed
# Test status: 5000 x_r_clear_passed, 0 x_r_clear_failed
# Test status: 5000 y_r_clear_passed, 0 y_r_clear_failed
# Test status: 5000 y_r_clear_passed, 0 y_r_clear_failed
# Test status: 1000 result_passed, 0 result_failed
# Test status: 1000 overflow_passed, 0 overflow_failed
# Test status: 1000 i_r_passed, 0 i_r_failed
# Test status: 1000 y_r_passed, 0 y_r_failed
# Test status: 1000 full_add_r_passed, 0 full_add_r_failed
# Test status: 1000 i_r_clear_passed, 0 i_r_clear_failed
# Test status: 1000 x_r_clear_passed, 0 x_r_clear_failed
# Test status: 1000 x_r_clear_passed, 0 x_r_clear_failed
# Test status: 1000 x_r_clear_passed, 0 y_r_clear_failed
```

#### Quartus synthesis screenshot of fib\_good

#### Message Command: quartus\_syn --read\_settings\_files=on --write\_settings\_files=off lab2 -c lab2 f qis\_default\_flow\_script.tcl version: #1 Initializing Synthesis... Project = "lab2" Revision = "lab2" Analyzing source files Elaborating from top-level entity "fib" 1 Found 3 design entities There are 2 partitions after elaboration. Creating instance-specific data models and dissolving soft partitions ① Expanding entity and wildcard assignments. 1 Expanded entity and wildcard assignments. Elapsed time: 00:00:00 found pre-synthesis snapshots for 1 partition(s) Synthesizing partition "root\_partition" 1 Timing-Driven Synthesis is running 3 registers lost all their fanouts during netlist optimizations. (i) Implemented 202 device resources after synthesis - the final resource count might be different Successfully synthesized partition Saving post-synthesis snapshots for 1 partition(s) Quartus Prime Synthesis was successful. 0 errors, 0 warnings