## Computer Architecture (Fall 2022)

<u>Dynamic Hardware</u> <u>Branch Prediction & Branch-Target Buffers</u>

Dr. Duo Liu (刘铎)

Office: Main Building 0626

Email: liuduo@cqu.edu.cn

## Review: Reducing CPI (or Increasing IPC)

### CPI = CPIideal + StallSstructural + StallSdataHazard + StallScontrol

| technique                                    | reduces                                     |
|----------------------------------------------|---------------------------------------------|
| forwarding/ bypassing                        | potential data-hazard stalls                |
| delayed branches                             | control-hazard stalls                       |
| basic dynamic scheduling (scoreboarding)     | data-hazard stalls from true dependencies   |
| dynamic scheduling with register renaming    | data-hazard, anti-dep. & output dep. stalls |
| dynamic branch prediction                    | control stalls                              |
| issuing multiple instruction per clock cycle | ideal CPI                                   |
| speculation                                  | data-hazard and control-hazard stalls       |
| dynamic memory disambiguation                | data-hazard stalls with memory              |
| loop unrolling                               | control hazard stalls                       |
| basic compiler pipeline scheduling           | data-hazard stalls                          |
| compiler dependency analysis                 | ideal CPI, data-hazard stalls               |
| software pipelining & trace scheduling       | ideal CPI, data-hazard stalls               |
| compiler speculation                         | ideal CPI, data-hazard stalls               |

## **Reducing Branch Penalty**

Branch penalty: wasted cycles due to pipeline flushing on mis-predicted branches

#### Reduce branch penalty:

- 1. Predict branch/jump instructions AND branch direction (taken or not taken)
- Predict branch/jump target address (for taken branches)
- Speculatively execute instructions along the predicted path

## **Branch Prediction Strategies**

- Static
  - Decided before runtime
  - Examples:
    - Always-Not Taken
    - Always-Taken
    - Backwards Taken, Forward Not Taken (BTFNT)
    - Profile-driven prediction
- Dynamic
  - Prediction decisions may change during the execution of the program

## 1-bit prediction



## Basic Branch Prediction: Branch-History Table (or Branch-Prediction Buffer)

- Implemented as a small memory indexed by a portion (usually some lowsignificant bits) of the address of the branch instruction.
  - So the size of this table is the number of entries × the number of bit per entry.
  - If unfortunately, the address portions of two branch instructions are identical, they share one entry.
     Hence, the more entries, the less such conflicts.

e.g. branch instructions at the following addresses share the BHT entry

- 00F2BC01011100
- 0 1 0 A 5 D 10<mark>01 11</mark>00

| Index | Taken? |
|-------|--------|
| 0000  | 1      |
| 0001  | 0      |
| 0010  | 1      |
| 0011  | 0      |
| 0100  | 1      |
| 0101  | 0      |
| 0110  | 1      |
| 0111  | 1      |
| 1000  | 1      |
| 1001  | 0      |
| 1010  | 1      |
| 1011  | 1      |
| 1100  | 0      |
| 1101  | 1      |
| 1110  | 1      |
| 1111  | 1      |
|       |        |

## 1-bit Predictor Weakness on nested loops

Consider a nested loop :

```
for (...) {
  for (i=0; i<10; i++)
    a[i] = a[i] * 2.0;
}</pre>
```

 Mispredict twice, once on entry, once on exit, every time when the inner loop is executed.

```
loop: L.D F0, 0(R1)
MUL.D F4, F0, F2
S.D F4, 0(R1)
DADDIU R1, R1, #-8
BNEZ R1 loop
```

- Assumptions
  - R1 is initialized to #80

| Iteration             | 0          | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10  | 0   | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10  |
|-----------------------|------------|---|---|---|---|---|---|---|---|---|-----|-----|---|---|---|---|---|---|---|---|---|-----|
| Predicted<br>behavior | <b>Z</b> H | Τ | Т | T | Т | T | Τ | Т | T | Τ | Т   | 7 F | Т | Т | Τ | Τ | T | Т | Τ | Т | Т | Т   |
| Actual<br>behavior    | H          | Τ | Т | Т | Т | T | Т | Т | Τ | Τ | Z H | Т   | Τ | Τ | Τ | Т | Τ | Τ | Τ | Τ | Т | 7 - |

- Branch taken 90% of the times, but branch prediction accuracy is only 80%
- A 1-bit predictor for "loop branches" mispredicts at twice the rate that the branch is not taken

## 2-Bit Prediction Scheme (a.k.a. Bimodal Predictor)

- Adding hysteresis to the prediction scheme
  - a prediction must be missed twice before it is changed
- Implementation
  - a (2-bit saturated counter that is incremented on a taken branch and decremented on an untaken branch)



```
loop: L.D F0, 0(R1)
   MUL.D F4, F0, F2
   S.D F4, 0(R1)
   DADDIU R1, R1, #-8
   BNEZ R1 loop
```

- Assumptions
  - R1 is initialized to #80

Iterationss & steps Predicted behavior Actual behavior

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10         |
|---|---|---|---|---|---|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|------------|
| Т | Т | Т | Т | Т | Т | Т | Т | Т | Т | Т  | Т | Т | Т | Т | Т | Т | Т | Т | Т | Т | Τ          |
| Т | Т | Т | Т | Т | Т | Т | Т | Т | Т | Z۲ | Т | Т | Т | Т | Т | Т | Т | Т | Т | Т | <b>Z H</b> |

- Branch taken 90% of the times, and branch prediction accuracy is now 90%
- The 2-bit predictor mispredicts at the 10<sup>th</sup> step of the 1<sup>st</sup> iteration, but *doesn't change* its mind. It just moves to "weak-predict-taken" for the 1<sup>st</sup> step of the following iteration

## Branch History Table for 4K-Entry 2-Bit Predictor: 4K Entry \* 2 bits/Entry = 8K bit



## Measure: Prediction Accuracy of 4K-entry 2-bit-prediction buffer with SPEC89



## **Example**

A snapshot of the taken/not-taken behavior of a branch is:

#### 

If the branch predictor used is a 2-bit saturating counter, how many of the last ten branches are predicted correctly?

Method1: according to the branch predictor in textbook, the prediction for the last ten branches are:

| Prediction      |   |   |   |   |   |   |   |   |   |   |
|-----------------|---|---|---|---|---|---|---|---|---|---|
| Actual behavior | Z | Z | Т | Т | Ν | Z | Т | Ν | Z | Т |

Method2: according to the 2-bit saturating counter:

| Prediction      |   |   |   |   |   |   |   |   |   |   |
|-----------------|---|---|---|---|---|---|---|---|---|---|
| Actual behavior | Z | Z | Т | Т | Ζ | Ν | Т | Ζ | Z | Т |

## **Example**

A snapshot of the taken/not-taken behavior of a branch is:

#### 

If the branch predictor used is a 2-bit saturating counter, how many of the last ten branches are predicted correctly?

Method1: according to the branch predictor in textbook, the prediction for the last ten branches are:

| Prediction      | ST | WT | SN | WN | ST | WT | SN | WN | SN | SN |
|-----------------|----|----|----|----|----|----|----|----|----|----|
| Actual behavior | Ν  | N  | Т  | Т  | Z  | N  | Т  | Ν  | Ν  | Т  |

Method2: according to the 2-bit saturating counter:

| Prediction      | ST | WT | WN | WT | ST | WT | WN | WT | WN | SN |
|-----------------|----|----|----|----|----|----|----|----|----|----|
| Actual behavior | N  | N  | Т  | Τ  | Z  | Ν  | Т  | Ν  | Ν  | Т  |

No matter which one you use, the answer is 2 branches are predicted correctly.

## **Correlating Branch Predictors**

- The limitation of the basic 2-bit predictor:
  - The 2-bit predictor schemes use only the recent behavior of a single branch to predict the future behavior of that branch. Increasing to 3-bit or more does not help much!
  - How about looking at the recent behavior of other branches?
  - Look the code on the top-right corner: if the first two branches are taken,
     the 3<sup>rd</sup> is never taken.
- Correlating predictor / 2-level predictor:
  - Adds information of the most recent branches to decide how to predict a given branch.
  - An (m,n) 2-level predictor uses the behavior of the last m branches to choose from 2<sup>m</sup> branch predictors, each of which is an n-bit predictor for a single branch.
  - The size of BHT = # of Entries × # of bits / Entry = # of Entries × 2<sup>m</sup> × n

## **Correlating Branch Predictors**



(m,n) correlating predictor BHT

|   | 00/01/10/11 |
|---|-------------|
| 4 | 00/01/10/11 |
| 1 | 00/01/10/11 |
|   | 00/01/10/11 |
|   | 00/01/10/11 |
|   | 00/01/10/11 |
| 2 | 00/01/10/11 |
|   | 00/01/10/11 |
|   | •           |
|   |             |

(2,2) correlating predictor BHT

## Adding "Global" Information to Branch Prediction: Correlating (or Two-Level) Branch Predictors

- Prediction accuracy can be improved by accounting for branch spatial correlations and looking at the behavior of other branched
  - e.g. in the example above, if the first two branched (b1 and b2) are not taken then the thied (b3) will be taken

## A Simple Example: Set-Up

```
if (d == 0)
  d = 1;
if (d == 1) {
  ...
```

```
b1 — BNEZ R1, L1

DADDIU R1, R0, #1

L1: DSUBUI R3, R1, #1

b2 — BNEZ R3, L2

...

L2: ...
```

| init d   | d==0? | b1        | d before b2 | d==1? | b2        |
|----------|-------|-----------|-------------|-------|-----------|
| 0        | yes   | not taken | 1           | yes   | not taken |
| 1        | no    | taken     | 1           | yes   | not taken |
| × ≠{0,1} | no    | taken     | × ≠ {0,1}   | no    | taken     |

Correlation: if b1 is not taken then d is set to 1 and b2 is also not taken

## A Simple Example: 1-Bit Predictor

```
if (d == 0)
  d = 1;
if (d == 1) {
  ...
```

Assumption: d alternates between 2 and 0

```
b1 — BNEZ R1, L1

DADDIU R1, R0, #1

L1: DSUBUI R3, R1, #1

b2 BNEZ R3, L2

d0 ...

L2: ...
```

| d=? | b1 pred. | b1 action | b1 new pred. | b2 pred. | b2 action | b2 new pred. |
|-----|----------|-----------|--------------|----------|-----------|--------------|
| 2   | NT       | Т         | Т            | NT       | Т         | Т            |
| 0   | Т        | NT        | NT           | Т        | NT        | NT           |
| 2   | NT       | Т         | Т            | NT       | Т         | Т            |
| 0   | Т        | NT        | NT           | Т        | NT        | NT           |

A 1-bit predictor that is initialized to not-taken mispredicts all branches

## A Simple Example: 1-Bit Predictor with 1-Bit Correlation (i.e., a (1,1) Predictor)

use Y if last branch was taken

L2:

| d=? | b1 pred.     | b1 action | b1 new pred. | b2 pred.      | b2 action | b2 new pred. |
|-----|--------------|-----------|--------------|---------------|-----------|--------------|
| 2   | NT/NT        | Т         | T/NT         | NT/ <b>NT</b> | Т         | NT/T         |
| 0   | T/ <b>NT</b> | NT        | T/NT         | NT/T          | NT        | NT/T         |
| 2   | T/NT         | Т         | T/NT         | NT/ <b>T</b>  | Т         | NT/T         |
| 0   | T/ <b>NT</b> | NT        | T/NT         | NT/T          | NT        | NT/T         |



Assumption: d alternates between 2 and 0

#### **Initial Status**

| b1 | NT <sub>0</sub> |  |  |  |
|----|-----------------|--|--|--|
| DI | NT <sub>1</sub> |  |  |  |
| b2 | NT <sub>0</sub> |  |  |  |
| DZ | NT <sub>1</sub> |  |  |  |

b1's last branch untaken b1's last branch taken b2's last branch untaken b2's last branch taken

| d=? | b1 pred. | b1 action | b1 new pred. | b2 pred. | b2 action | b2 new pred. |
|-----|----------|-----------|--------------|----------|-----------|--------------|
| 2   | NT/NT    | Т         |              | NT/NT    | Т         |              |
| 0   |          | NT        |              |          | NT        |              |
| 2   |          | Т         |              |          | Т         |              |
| 0   |          | NT        |              |          | NT        |              |

BNEZ R1, L1

DADDIU R1, R0, #1

L1: DSUBUI R3, R1, #1

BNEZ R3, L2

...

L2: ...

Assumption: d alternates between 2 and 0 X/Y: use X if last branch was not taken, use Y if last branch was taken

#### **Initial Status**

| b1 | NT <sub>0</sub> |
|----|-----------------|
| DI | NT <sub>1</sub> |
| b2 | NT <sub>0</sub> |
|    | NT <sub>1</sub> |

b1's last branch untaken b1's last branch taken b2's last branch untaken b2's last branch taken

| d=? | b1 pred. | b1 action | b1 new pred. | b2 pred.      | b2 action | b2 new pred. |
|-----|----------|-----------|--------------|---------------|-----------|--------------|
| 2   | NT/NT    | Т         | T/NT         | NT/ <b>NT</b> | Т         |              |
| 0   | T/NT     | NT        |              |               | NT        |              |
| 2   |          | Т         |              |               | Т         |              |
| 0   |          | NT        |              |               | NT        |              |

```
BNEZ R1, L1

DADDIU R1, R0, #1

L1: DSUBUI R3, R1, #1

BNEZ R3, L2

...

L2: ...
```

Assumption: d alternates between 2 and 0 X/Y: use X if last branch was not taken, use Y if last branch was taken

| b1 | NT <sub>0</sub> |
|----|-----------------|
| DI | NT <sub>1</sub> |
| b2 | NT <sub>0</sub> |
|    | NT <sub>1</sub> |

b1's last branch untaken b1's last branch taken b2's last branch untaken b2's last branch taken

| d=? | b1 pred.     | b1 action | b1 new pred. | b2 pred. | b2 action | b2 new pred. |
|-----|--------------|-----------|--------------|----------|-----------|--------------|
| 2   | NT/NT        | Т         | T/NT         | NT/NT    | Т         | NT/T         |
| 0   | T/ <b>NT</b> | NT        |              | NT/T     | NT        |              |
| 2   |              | Т         |              |          | Т         |              |
| 0   |              | NT        |              |          | NT        |              |

# BNEZ R1, L1 DADDIU R1, R0, #1 L1: DSUBUI R3, R1, #1 BNEZ R3, L2 ... L2: ...

Assumption: d alternates between 2 and 0 X/Y: use X if last branch was not taken, use Y if last branch was taken

#### **Initial Status**

| b1 | NT <sub>0</sub> |
|----|-----------------|
|    | NT <sub>1</sub> |
| b2 | NT <sub>0</sub> |
|    | NT <sub>1</sub> |

b1's last branch untaken b1's last branch taken b2's last branch untaken b2's last branch taken

| d=? | b1 pred. | b1 action | b1 new pred. | b2 pred. | b2 action | b2 new pred. |
|-----|----------|-----------|--------------|----------|-----------|--------------|
| 2   | NT/NT    | Т         | T/NT         | NT/NT    | Т         | NT/T         |
| 0   | T/NT     | NT        | T/NT         | NT/T     | NT        |              |
| 2   | T/NT     | Т         |              |          | Т         |              |
| 0   |          | NT        |              |          | NT        |              |

BNEZ R1, L1

DADDIU R1, R0, #1

L1: DSUBUI R3, R1, #1

BNEZ R3, L2

...

L2: ...

Assumption: d alternates between 2 and 0 X/Y: use X if last branch was not taken, use Y if last branch was taken

#### **Initial Status**

| b1 | NT <sub>0</sub> |
|----|-----------------|
|    | NT <sub>1</sub> |
| b2 | NT <sub>0</sub> |
|    | NT <sub>1</sub> |

b1's last branch untaken b1's last branch taken b2's last branch untaken b2's last branch taken

| d=? | b1 pred. | b1 action | b1 new pred. | b2 pred. | b2 action | b2 new pred. |
|-----|----------|-----------|--------------|----------|-----------|--------------|
| 2   | NT/NT    | Т         | T/NT         | NT/NT    | Т         | NT/T         |
| 0   | T/NT     | NT        | T/NT         | NT/T     | NT        | NT/T         |
| 2   | T/NT     | Т         |              | NT/T     | Т         |              |
| 0   |          | NT        |              |          | NT        |              |

```
BNEZ R1, L1

DADDIU R1, R0, #1

L1: DSUBUI R3, R1, #1

BNEZ R3, L2

...

L2: ...
```

Assumption: d alternates between 2 and 0 X/Y: use X if last branch was not taken, use Y if last branch was taken

#### **Initial Status**

| b1 | NT <sub>0</sub> |
|----|-----------------|
|    | NT <sub>1</sub> |
| b2 | NT <sub>0</sub> |
|    | NT <sub>1</sub> |

b1's last branch untaken b1's last branch taken b2's last branch untaken b2's last branch taken

| d=? | b1 pred. | b1 action | b1 new pred. | b2 pred.     | b2 action | b2 new pred. |
|-----|----------|-----------|--------------|--------------|-----------|--------------|
| 2   | NT/NT    | Т         | T/NT         | NT/NT        | Т         | NT/T         |
| 0   | T/NT     | NT        | T/NT         | NT/T         | NT        | NT/T         |
| 2   | T/NT     | Т         | T/NT         | NT/ <b>T</b> | Т         |              |
| 0   | T/NT     | NT        |              |              | NT        |              |

```
BNEZ R1, L1

DADDIU R1, R0, #1

L1: DSUBUI R3, R1, #1

BNEZ R3, L2

...

L2: ...
```

Assumption: d alternates between 2 and 0 X/Y: use X if last branch was not taken, use Y if last branch was taken

#### **Initial Status**

| b1  | NT <sub>0</sub> |
|-----|-----------------|
|     | NT <sub>1</sub> |
| b2  | NT <sub>0</sub> |
| UZ. | NT <sub>1</sub> |

b1's last branch untaken b1's last branch taken b2's last branch untaken b2's last branch taken

| d=? | b1 pred.     | b1 action | b1 new pred. | b2 pred. | b2 action | b2 new pred. |
|-----|--------------|-----------|--------------|----------|-----------|--------------|
| 2   | NT/NT        | Т         | T/NT         | NT/NT    | Т         | NT/T         |
| 0   | T/NT         | NT        | T/NT         | NT/T     | NT        | NT/T         |
| 2   | T/NT         | Т         | T/NT         | NT/T     | Т         | NT/T         |
| 0   | T/ <b>NT</b> | NT        |              | NT/T     | NT        |              |

```
BNEZ R1, L1

DADDIU R1, R0, #1

L1: DSUBUI R3, R1, #1

BNEZ R3, L2

...

L2: ...
```

Assumption: d alternates between 2 and 0 X/Y: use X if last branch was not taken, use Y if last branch was taken

#### **Initial Status**

| b1 | NT <sub>0</sub> |
|----|-----------------|
| Di | NT 1            |
| b2 | NT <sub>0</sub> |
| DZ | NT <sub>1</sub> |

b1's last branch untaken b1's last branch taken b2's last branch untaken b2's last branch taken

| d=? | b1 pred. | b1 action | b1 new pred. | b2 pred. | b2 action | b2 new pred. |
|-----|----------|-----------|--------------|----------|-----------|--------------|
| 2   | NT/NT    | Т         | T/NT         | NT/NT    | Т         | NT/T         |
| 0   | T/NT     | NT        | T/NT         | NT/T     | NT        | NT/T         |
| 2   | T/NT     | Т         | T/NT         | NT/T     | Т         | NT/T         |
| 0   | T/NT     | NT        | T/NT         | NT/T     | NT        |              |

```
BNEZ R1, L1

DADDIU R1, R0, #1

L1: DSUBUI R3, R1, #1

BNEZ R3, L2

...

L2: ...
```

Assumption: d alternates between 2 and 0 X/Y: use X if last branch was not taken, use Y if last branch was taken

# b1 NT NT b1's last branch untaken b1's last branch untaken b1's last branch taken b1's last branch taken b2's last branch untaken b2's last branch untaken b2's last branch taken

| d=? | b1 pred. | b1 action | b1 new pred. | b2 pred. | b2 action | b2 new pred. |
|-----|----------|-----------|--------------|----------|-----------|--------------|
| 2   | NT/NT    | Т         | T/NT         | NT/NT    | Т         | NT/T         |
| 0   | T/NT     | NT        | T/NT         | NT/T     | NT        | NT/T         |
| 2   | T/NT     | Т         | T/NT         | NT/T     | Т         | NT/T         |
| 0   | T/NT     | NT        | T/NT         | NT/T     | NT        | NT/T         |

- Global history of the most recent m=2 branches is recorded in an 2-bit shift register whether the branch was taken or not taken
- A concatenation of the low-order bits of the branch instruction address and the 2-bit global history is used to index the buffer and get the (n=2)-bit predictor
- Concept can be generalized to (m, n) predictor



## **Compare 2-bit vs Correlating**

- Three are in comparison:
  - 2-bit Predictor, (0,2)
  - (2,2) Correlating
  - 2-bit Predictor with unlimited entries.
- The first two have the same total number of bits in their BHT.



## Predicting the Instruction Target Address: Branch-Target Buffer (or Branch-Target Cache)

- Goal: learn the predicted instruction address at the end of IF stage
  - one cycle earlier
    - at best, branch-prediction buffers know the next predicted instruction at the end of ID

#### No branch delay

- if entry found in buffer and prediction is correct
- if entry not found and branch is not taken

#### Two cycle penalty

- if prediction is incorrect
- if entry is not found and branch is taken



## Predicting the Instruction Target Address: Branch-Target Buffer (or Branch-Target Cache)

- Only necessary to store the Predicted taken branches since an untaken branch follows the same strategy (to fetch the fall-through instruction) as a non-branch instruction
- But using a 2- bit predictor requires to store informationalso for untaken branches



## **Branch Target Buffer: Penalty Table**

| Instruction in buffer | Prediction | Actual<br>Branch | Penalty Clock<br>Cycles |
|-----------------------|------------|------------------|-------------------------|
| yes                   | taken      | taken            | 0                       |
| yes                   | taken      | not taken        | 2                       |
| no                    |            | taken            | 2                       |
| no                    |            | not taken        | 0                       |

#### Assuming

- -85% prediction accuracy, 90% buffer hit rate, 60% branches taken
- P(branch not in buffer, but taken) =  $0.1 \times 0.6 = 0.06$
- P(branch in buffer but not taken) =  $0.9 \times 0.15 = 0.135$
- Total branch penalty =  $(0.135 + 0.06) \times 2 = 0.39$ 
  - the penalty for delayed-branch was about 0.5 clock cycles
  - penalty is lower with better predictors (and bigger branch delays)

## **Example**

Assume a machine that has a branch-target buffer with 8 entries. A branch in this machine has a penalty of 2 clock cycles if the branch is taken and the target instruction is not in the branch-target buffer, or if the branch is predicted as taken, the instruction is in the branch-target buffer, but the branch is actually not taken. In all other situations the branch penalty is zero. What is the total branch penalty in this machine, measured in clock cycles, if

- the branch prediction accuracy is 90%;
- 80% of the time the target instruction is in the buffer (80% hit rate in the buffer);
- 60% of the branches are actually taken.

#### **Answer:**

Probability of branch taken but not found in the buffer:

Percentage of taken branches \* buffer miss rate = 60% \* 20% = 0.12

Probability of branch found in buffer but predicted wrong:

Buffer hit rate \* prediction miss rate = 80% \* 10% = 0.08

Average branch penalty = (0.12 + 0.08) \* 2 = 0.4 clock cycles