# Computer Architecture (Fall 2022)

## **Pipelining**

Dr. Duo Liu (刘铎)

Office: Main Building 0626

Email: liuduo@cqu.edu.cn

#### Can We Do Better?

 What limitations do you see with the multi-cycle design?

#### Limited concurrency

- Some hardware resources are idle during different phases of instruction processing cycle
- "Fetch" logic is idle when an instruction is being "decoded" or "executed"
- Most of the datapath is idle when a memory access is happening

## Can We Use the Idle Hardware to Improve Concurrency?

Goal: Concurrency → throughput (more "work" completed in one cycle)

- Idea: When an instruction is using some resources in its processing phase, process other instructions on idle resources not needed by that instruction
  - E.g., when an instruction is being decoded, fetch the next instruction
  - E.g., when an instruction is being executed, decode another instruction
  - E.g., when an instruction is accessing data memory (ld/st), execute the next instruction
  - E.g., when an instruction is writing its result into the register file, access data memory for the next instruction

#### Pipelining: Basic Idea

- More systematically:
  - Pipeline the execution of multiple instructions
  - Analogy: "Assembly line processing" of instructions

#### Idea:

- Divide the instruction processing cycle into distinct "stages" of processing
- Ensure there are enough hardware resources to process one instruction in each stage
- Process a different instruction in each stage
  - Instructions consecutive in program order are processed in consecutive stages
- Benefit: Increases instruction processing throughput (1/CPI)
- Downside: Start thinking about this...

Multi-cycle: 4 cycles per instruction



• Pipelined: 4 cycles per 4 instructions (steady state)



Time

#### The Laundry Analogy



- "place one dirty load of clothes in the washer"
- "when the washer is finished, place the wet load in the dryer"
- "when the dryer is finished, take out the dry load and fold"
- "when folding is finished, ask your roommate (??) to put the clothes away"
  - steps to do a load are sequentially dependent
  - no dependence between different loads
  - different steps do not share resources

#### **Pipelining Multiple Loads of Laundry**





the slowest step decides throughput



Throughput restored (2 loads per hour) using 2 dryers

#### **An Ideal Pipeline**

- Goal: Increase throughput with little increase in cost (hardware cost, in case of instruction processing)
- Repetition of identical operations
  - The same operation is repeated on a large number of different inputs
- Repetition of independent operations
  - No dependencies between repeated operations
- Uniformly partitionable suboperations
  - Processing can be evenly divided into uniform-latency suboperations (that do not share resources)
- Fitting examples: automobile assembly line, doing laundry
  - What about the instruction processing "cycle"?

#### **Ideal Pipelining**







#### More Realistic Pipeline: Throughput

Nonpipelined version with delay T

$$BW = 1/(T+S)$$
 where  $S =$ latch delay



k-stage pipelined version

$$BW_{k-stage} = 1 / (T/k + S)$$

$$BW_{max} = 1 / (1 \text{ gate delay} + S)$$

$$T/k \text{ ps}$$

$$T/k \text{ ps}$$

#### **More Realistic Pipeline: Cost**

Nonpipelined version with combinational cost G
 Cost = G+L where L = latch cost



k-stage pipelined version

$$Cost_{k-stage} = G + Lk$$



#### Remember: The Instruction Processing Cycle



#### Remember the Single-Cycle Uarch



### **Dividing Into Stages**



Is this the correct partitioning?

Why not 4 or 6 stages? Why not different boundaries?

#### **Instruction Pipeline Throughput**





#### **Pipelined Operation Example**



#### **Pipelined Operation Example**







|     | t <sub>0</sub> | t <sub>1</sub> | t <sub>2</sub> | t <sub>3</sub> | t <sub>4</sub> | t <sub>5</sub> | t <sub>6</sub> | t <sub>7</sub> | t <sub>8</sub> | t <sub>9</sub> | t <sub>10</sub> |
|-----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----------------|
| IF  | I <sub>0</sub> | I <sub>1</sub> | I <sub>2</sub> | l <sub>3</sub> | I <sub>4</sub> | I <sub>5</sub> | I <sub>6</sub> | I <sub>7</sub> | I <sub>8</sub> | l <sub>9</sub> | I <sub>10</sub> |
| ID  |                | I <sub>o</sub> | I <sub>1</sub> | I <sub>2</sub> | I <sub>3</sub> | I <sub>4</sub> | I <sub>5</sub> | I <sub>6</sub> | I <sub>7</sub> | I <sub>8</sub> | l <sub>9</sub>  |
| EX  |                |                | I <sub>o</sub> | I <sub>1</sub> | I <sub>2</sub> | I <sub>3</sub> | I <sub>4</sub> | l <sub>5</sub> | I <sub>6</sub> | I <sub>7</sub> | I <sub>8</sub>  |
| MEM |                |                |                | I <sub>0</sub> | I <sub>1</sub> | I <sub>2</sub> | I <sub>3</sub> | I <sub>4</sub> | I <sub>5</sub> | I <sub>6</sub> | I <sub>7</sub>  |
| WB  |                |                |                |                | I <sub>0</sub> | I <sub>1</sub> | I <sub>2</sub> | I <sub>3</sub> | I <sub>4</sub> | l <sub>5</sub> | I <sub>6</sub>  |

#### **Pipelining Lessons**

- Pipelining doesn't help latency of single task, it helps throughput of entire workload
- Pipeline rate limited by slowest pipeline stage
- Multiple tasks operating simultaneously
- Potential speedup = Number pipe stages
- Unbalanced lengths of pipe stages reduces speedup
- Time to "fill" pipeline and time to "drain" it reduces speedup

- Pipe stage or pipe segment
  - A decomposable unit of the fetch-decode-execute paradigm
- Pipeline depth
  - Number of stages in a pipeline
- Machine cycle
  - Clock cycle time
- Latch
  - Per phase/stage local information storage unit

#### **Design Issues**

#### Balance the length of each pipeline stage

Throughput = Depth of the pipeline

Time per instruction on unpipelined machine

- Problems
  - Usually, stages are not balanced
  - Pipelining overhead
  - Hazards (conflicts)
- Performance (throughput CPU performance equation)
  - Decrease of the CPI
  - Decrease of cycle time

• Instruction fetch (IF)

```
IR \leftarrow Mem[PC];
NPC \leftarrow PC + 4
```

• Instruction decode & register fetch (ID)

```
A \leftarrow Regs[IR<sub>6..10</sub>];
B \leftarrow Regs[IR<sub>11..15</sub>];
Imm \leftarrow ((IR<sub>16</sub>)<sup>16</sup># # IR<sub>16.31</sub>)
```

- Execution & effective address (EX)
  - Memory reference
    - $ALUOutput \leftarrow A + Imm$
  - Register Register ALU instruction
    - ALUOutput ← A func B
  - Register Immediate ALU instruction
    - ALUOutput ← A op Imm
  - Branch
    - ALUOutput  $\leftarrow$  NPC + Imm; Cond  $\leftarrow$  (A op 0)

- Memory access & branch completion (MEM)
  - Memory reference
    - PC ← NPC
    - LMD ← Mem[ALUOutput] (load)
    - $Mem[ALUOutput] \leftarrow B$  (store)
  - Branch
    - if (cond) PC ← ALUOutput; else PC ← NPC

- Write-back (WB)
  - Register register ALU instruction
    - $Regs[IR_{16..20}] \leftarrow ALUOutput$
  - Register immediate ALU instruction
    - $Regs[IR_{11...15}] \leftarrow ALUOutput$
  - Load instruction
    - Regs[IR<sub>11 15</sub>]  $\leftarrow$ LMD

#### Simple Implementation of a MIPS

- IR ← Mem[PC];
   NPC ← PC+4;
- A ← Regs[rs];
   B ← Regs[rt];
   Imm ← signExt(
   IR<sub>16</sub>)
  - fixed-field decoding
- one of the followings:
  - ALUOutput ← A + Imm
  - ALUOutput ← func (A, B)
  - ALUOutput ← A op Imm
  - Cond ← (A == zero) and
     ALUOutput ← NPC + (Imm <<2)</li>
- PC ← MUX(Cond, ALUOutput, NPC)
  - LMD ← Mem[ALUOutput] or
  - Mem[ALUOutput] ← B
- 5. one of the followings:
  - Regs[rt] ← LMD
  - Regs[rd] ← ALUOutput
  - Regs[rt] ← ALUOutput



- temporary registers
  - hold values between clock cycles for an instruction
- state elements ("visible part of the state")
  - hold values between successive instructions
- control logic (FSM or microcode controller)
  - (not illustrated in the diagram above)

#### **MIPS Pipeline Implementation**

#### Apparently easy

- each clock cycle becomes a pipe stage
- temporary registers become pipe registers
- new instruction issued at each clock cycle
- Result propagation
  - register value to be stored is read during ID and used in MEM
  - ALU result computed during EX (or loaded during MEM) and store in WB



- pipeline registers
  - hold values between clock cycles for an instruction
  - prevent interference (edge-triggered flip-flops)
- state elements ("visible part of the state")
  - hold values between successive instructions



Iw R10, 20(R1)

sub R11, R2, R3

add R12, R3, R4

Iw R13, 24(R1)

add R14, R5, R6



Unlike some other speedup techniques, pipelining is fundamentally transparent to the programmer

#### MIPS Pipeline: Events per Stage

| Stage | ALU                                                                                                                                                                                                                                                 | Load/Store                                                                                        | Branch Instruction                                                          |  |  |  |  |  |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|--|--|--|
|       | Instruction                                                                                                                                                                                                                                         | Instruction                                                                                       |                                                                             |  |  |  |  |  |
| IF    | <pre>IF/ID.IR ← Mem[PC]; IF/ID.NPC ← if ((EX/MEM.opc == branch) &amp; EX/MEM.cond) EX/MEM.AluOutput else PC+4;</pre>                                                                                                                                |                                                                                                   |                                                                             |  |  |  |  |  |
| ID    | $\begin{split} & ID/EX.A \leftarrow Regs[IF/ID.IR[rs]]; & ID/EX.B \leftarrow Regs[IF/ID.IR[rt]]; \\ & ID/EX.NPC \leftarrow IF/ID.NPC; & ID/EX.IR \leftarrow IF/ID.IR; \\ & ID/EX.Imm \leftarrow sign-extend(IF/ID.IR[immediate field]) \end{split}$ |                                                                                                   |                                                                             |  |  |  |  |  |
| EX    | EX/MEM.IR 		ID/EX.IR;  EX/MEM.ALUOutput 		ID/EX.A op ID/EX.B or  EX/MEM.ALUOutput 		ID/EX.A op ID/EX.Imm                                                                                                                                            | EX/MEM.IR ← ID/EX.IR;  EX/MEM.ALUOutput ← ID/EX.A op ID/EX.Imm                                    | EX/MEM.ALUOutput ← ID/EX.NPC + (ID/EX.Imm << 2) EX/MEM.Cond ← ID/EX.A == 0) |  |  |  |  |  |
| MEM   | MEM/WB.IR ← EX/MEM.IR MEM/WB.ALUOutput ← EX/MEM.AluOutput                                                                                                                                                                                           | MEM/WB.IR ← EX/MEM.IR  MEM/WB.LMD ←  Mem[EX/MEM.AluOutput]  or  Mem[EX/MEM.AluOutput] ←  EX/MEM.B |                                                                             |  |  |  |  |  |
| WB    | $\begin{aligned} & \text{Regs}[\text{MEM/WB.IR}[\text{rd}] \leftarrow \text{MEM/WB.AluOutput} \ \textit{or} \\ & \text{Regs}[\text{MEM/WB.IR}[\text{rt}] \leftarrow \text{MEM/WB.AluOutput} \end{aligned}$                                          | for load only:<br>Regs[MEM/WB.IR[rt] ←<br>MEM/WB.LMD                                              |                                                                             |  |  |  |  |  |

#### MIPS Features that Simplify Pipelining

- ISA encoding: all instructions have same length
  - balanced separation of fetch and decode stages
- ISA encoding: few instructions formats with the source register fields in the same position
  - symmetry allows reading of register file and decoding of instruction simultaneously during the second stage (fixed-field decoding)
- Memory accessed only by load/store instructions
  - memory address is "pre-computed" during the execution stage for the following stage (no operation involves operands in memory)
- Each operation writes at most on result (and near the end of the pipeline)
  - simplifies forwarding (useful for handling data hazards)
- All instructions change an entire register, memory access does not require realignment...
  - simpler instructions can be decomposed in steps that can be performed each in a single pipeline stage

## **Basic Pipeline**

| Clock number |    |    |    |     |     |     |     |     |    |
|--------------|----|----|----|-----|-----|-----|-----|-----|----|
| Instr #      | 1  | 2  | 3  | 4   | 5   | 6   | 7   | 8   | 9  |
| i            | IF | ID | EX | MEM | WB  |     |     |     |    |
| <i>i</i> +1  |    | IF | ID | EX  | MEM | WB  |     |     |    |
| i +2         |    |    | IF | ID  | EX  | MEM | WB  |     |    |
| i +3         |    |    |    | IF  | ID  | EX  | MEM | WB  |    |
| i +4         |    |    |    |     | IF  | ID  | EX  | MEM | WB |

#### **The First Pipelined Computers**

- IBM 7030 "Stretch"
  - considered one of the first general-purpose pipelined computer (late 1950s)
  - pipeline overlapping fetch, decode, execute stages
- CDC 6600
- Control Data Corp. (Seymour Cray)
  - the first supercomputer (1964)
  - interaction between ISA and pipeline HW was well understood
    - ISA was kept simple on purpose
- IBM 360
  - more complex pipeline with Tomasulo's Algorithm (1964)



