### Digital Implementation of FIR Filters

#### Abanoub Emad Hanna

Faculty of Engineering - Ain Shams University





#### Introduction

- A filter is an LTI system which is designed to pass a set of desired frequency components from a mixture of desired and undesired components.
- Finite impulse response (FIR) filters are:
  - Always stable.
  - 2 No feedback  $\longrightarrow$  no poles.
- For FIR systems the filter coefficients  $b_k$  are equal to the impulse response h[k].

$$y[n] = \sum_{k=0}^{M} b_k x[n-k] = \sum_{k=0}^{M} h[k] x[n-k]$$

• I will focus on causal, linear phase Type I FIR filter.

#### Introduction

- Practical filters differ from ideal filters in several respects:
  - The passband responses are not perfectly flat.
  - The stopband responses cannot completely reject bands of frequencies.
  - The transition between passband and stopband regions takes place over a finite transition band.



# Specifications

• Let's design a lowpass FIR filter with the following specifications (Example 10.2 in [1]):

| Parameter                       | Value     |
|---------------------------------|-----------|
| Passband Frequency $(\omega_p)$ | $0.25\pi$ |
| Stopband Frequency $(\omega_s)$ | $0.35\pi$ |
| Passband Ripple $(A_p)$         | 0.1 dB    |
| Stopband Attenuation $(A_s)$    | 50 dB     |

• I will design using the window method and the equiripple optimum Chebyshev method and generate the graphs with the Python script.

#### Window Method

 The impulse response of the ideal filter is truncated by multiplying it by a window function and is given by

$$h[n] = h_d[n]w[n] = \frac{\sin(\omega_c(n-\alpha))}{\pi(n-\alpha)}w[n]$$



### Standard Windows

• Determine  $\delta_p$  and  $\delta_s$  from  $A_p$  and  $A_s$ .

$$\delta_{p} = \frac{10^{\frac{A_{p}}{20}} - 1}{10^{\frac{A_{p}}{20}} + 1} = 5.756 \times 10^{-3} \quad \delta_{s} = \frac{1 + \delta_{p}}{10^{\frac{A_{s}}{20}}} = 3.18 \times 10^{-3}$$

• Determine the cutoff frequency  $\omega_c$ .

$$\omega_c = \frac{\omega_p + \omega_s}{2} = 0.3\pi$$

Determine the design parameters

$$A = -20 \log_{10} \min(\delta_p, \delta_s) = 49.95$$
  $\Delta \omega = \omega_s - \omega_p = 0.1\pi$ 

#### Standard Windows

- From the table, choose a window with the smallest stopband attenuation greater than  $A \longrightarrow \mathbf{Hamming\ Window}$ .
- Determine L

$$0.1\pi = \frac{6.6\pi}{L} \rightarrow L = 66$$

• Change Type II to I by increasing the length by 1, then determine M and  $\alpha$ .

$$L = 66 + 1 = 67$$
  $M = L - 1 = 66$   $\alpha = M/2 = 33$ 

| Window<br>name | Side lobe<br>level (dB) | Approx. $\Delta \omega$ | Exact $\Delta \omega$ | $\delta_p \approx \delta_s$ | А <sub>р</sub><br>( <b>dB</b> ) | A <sub>s</sub> (dB) |
|----------------|-------------------------|-------------------------|-----------------------|-----------------------------|---------------------------------|---------------------|
| Rectangular    | -13                     | $4\pi/L$                | $1.8\pi/L$            | 0.09                        | 0.75                            | 21                  |
| Bartlett       | -25                     | $8\pi/L$                | $6.1\pi/L$            | 0.05                        | 0.45                            | 26                  |
| Hann           | -31                     | $8\pi/L$                | $6.2\pi/L$            | 0.0063                      | 0.055                           | 44                  |
| Hamming        | -41                     | $8\pi/L$                | $6.6\pi/L$            | 0.0022                      | 0.019                           | 53                  |
| Blackman       | -57                     | $12\pi/L$               | $11\pi/L$             | 0.0002                      | 0.0017                          | 74                  |

### Standard Windows





### Kaiser Window

- What makes the Kaiser window special is that it has a parameter  $\beta$  that can be adjusted to control the trade-off between the mainlobe width and the sidelobe level.
- ullet From Kaiser's empirical formulas, the parameter eta is given by

$$\beta = \begin{cases} 0.1102(A - 8.7) & \text{if } A > 50\\ 0.5842(A - 21)^{0.4} + 0.07886(A - 21) & \text{if } 21 \le A \le 50\\ 0 & \text{if } A < 21 \end{cases}$$

$$= 4.528$$

$$M = \frac{A - 8}{2.285 \Delta \omega} = 59$$

• Change to Type I  $\longrightarrow M = 60$ , L = 61,  $\alpha = 30$ .

### Kaiser Window





# Chebyshev Approximation

- This method minimizes the maximum error between the ideal and actual frequency responses, so we define:
  - $A_d(\omega)$ : The desired frequency response.
  - $A(\omega)$ : The actual frequency response.
  - $W(\omega)$ : The weighting function.
  - $E(\omega)$ : The error function.
- $min(E(\omega))$  is desired

$$E(\omega) = W(\omega)[A_d(\omega) - A(\omega)]$$

 The Remez exchange algorithm is used to solve these kind of problems, and the Parks-McClellan algorithm is a specific application of the Remez exchange algorithm, tailored for designing FIR filters with linear phase.

## Parks-McClellan Algorithm

• Read more about the algorithm in section 10.6.3 in [1].



# Parks-McClellan Algorithm

 We have to obtain M to use the algorithm. Kaiser introduced a formula to estimate M.

$$M = \frac{-20\log_{10}(\delta_p\delta_s)^{0.5} - 13}{2.324\Delta\omega} = 48$$

- We then check if it achieves the desired specifications. If not, we increase M and repeat the process.
- Using Remez function in Python, the specifications are met, so L=49 and  $\alpha=24$ .

## Equiripple Filter





• Notice how the ripples in the passband and stopband are equal.

 The window method is easier to implement and understand, but the equiripple method provides smaller number of taps for the same specifications.

| Method           | Length |
|------------------|--------|
| Window (Hamming) | 67     |
| Window (Kaiser)  | 61     |
| Equiripple       | 49     |

• The Python code calculates the filter coefficients and edit the System Verilog Code directly as well as creates the .coe file.

#### **Architectures**

 Direct Form architecture is the simplest and most intuitive, but the highlited path limits the maximum clock frequency.



• Transposed Form architecture achieves higher clock frequencies.



# **Folding**

- Due to the symmetry of linear phase filter coefficients ( $b_k = b_{M-k}$ ), we can use half the number of multipliers.
- Also, we only need to store almost half the number of coefficients.
- For example:

$$y[n] = b_0x[n] + b_1x[n-1] + b_2x[n-2] + b_3x[n-3] + b_4x[n-4]$$

$$\downarrow \qquad \qquad \downarrow$$

$$y[n] = b_0(x[n] + x[n-4]) + b_1(x[n-1] + x[n-3]) + b_2x[n-2]$$

# **Folding**

#### Direct Form



#### Transposed Form



#### Code

- Fixed Coefficients:
  - Coefficients are fixed, so they can be optmized reducing area and pins.
  - Suitable for some audio applications.
- Reloadable coefficients:
  - Coefficients can be changed during runtime, so they are stored in a memory block, where we can write to it.
  - Suitable for audio equilizers.
- Use the compiler directives to switch between the two modes.

### Code

Full code on GitHub (<u>link</u>)

```
always ff @(posedge clk or negedge rst) begin
    if (!rst) begin
        for (i = 0; i < TAPS; i = i + 1) begin
             acc[i] <= 0;
        end
        y <= 0;
    else begin
         if (fir en) begin
             acc[0] \leftarrow x * COEFFS[0];
             for (i = 1; i < TAPS; i = i + 1) begin
                 if (i == TAPS-1) begin
                      y \leftarrow acc[i-1] + (x * COEFFS[0]);
                 else if (i < SYM TAPS)
                      acc[i] \leftarrow acc[i-1] + (x * COEFFS[i]);
                      acc[i] \leftarrow acc[i-1] + (x * COEFFS[TAPS-i-1]);
             end
        end
end
```

### CORDIC

- We can store sampled sin wave values in a text file and read them in the testbench or use CORDIC IP to generate the values.
- Coordinate Rotation Digital Computer (CORDIC) uses an input phase angle to calculate the sine and cosine of the angle.
- The output frequency is given by:

$$F_{out} = \frac{2\pi M F_{clk_{cordic}}}{2^{N-1}}$$

- where
  - M: Phase accumulator value.
  - *F<sub>clk<sub>cordic</sub></sub>*: CORDIC clock frequency.
  - N: Number of bits in the phase accumulator.

# Test Strategy

- The FIR frequency is set to 30.72MHz and the CORDIC frequency is set to 100MHz.
- $F_c = 0.15F_s = 4.608$  MHz.
- I have created 3 test cases by adding sin waves with different frequencies.
  - $0.5 \text{ MHz} + 1 \text{ MHz} \longrightarrow \text{Both pass}$ .
  - 1 MHz + 8 MHz  $\longrightarrow$  Only the 1 MHz pass.
  - 6 MHz + 7 MHz  $\longrightarrow$  Both attenuated.

### Waveforms

The output of the equiripple FIR filter with 49 taps.



### Simulink Model

- "importhdl" is used to import the FIR filter HDL code into Simulink, but System Verilog is not supported, so we will make the Python script generate the Verilog code.
- Testing Strategy:
  - $F_s = 100 \text{ KHz}.$
  - $\omega_c = 0.3\pi \longrightarrow f_c = 0.15F_S = 15 \text{ KHz}$
  - Input is 2 KHz + 30 KHz  $\longrightarrow$  only 2 KHz pass.



### Waveforms



# **Synthesis**

- The RTL is compatible with both ASIC and FPGA implementation flows.
- We will use FPGA, as it typically provides dedicated DSP blocks optimized for multiply-accumulate (MAC) operations.



Figure: 7 Series DSP48E1 Slice

#### Elaboration

• For fixed coefficients, no registers are needed for the coefficients.



#### Elaboration

• For reloadable coefficients, the coefficients are stored in flip-flops.



# **Synthesis**

• I will continue with the fixed coefficients design.



Figure: Kaiser Window Filter (61 taps)

0)

55

51

165

# **Synthesis**

- We can use attributes to further optimize the design.
- We will use (\* use\_dsp48 = "yes" \*) to improve DSP slices utilization.



N FIR Filter

81

# **Synthesis**

 For equiripple filter, the tool was able to automatically utilize the DSP slices without the need for attributes.



| Name 1       | Slice LUTs<br>(303600) | Slice Registers<br>(607200) | DSP<br>s<br>(280<br>0) | Bonded IOB<br>(600) | BUFGCTRL<br>(32) |  |
|--------------|------------------------|-----------------------------|------------------------|---------------------|------------------|--|
| N FIR_Filter | 17                     | 1                           | 49                     | 51                  | 1                |  |

Figure: Equiripple Filter (49 taps)

#### Constraints

 All the previous results were obtained using XC7VX485TFFG1157-1, but I will continue with Boolean XC7S50CSGA324-1 and 30.72 MHz clock.

```
1 create_clock -period 32.552 -name clk [get_ports clk]
2 set_property -dict {PACKAGE_PIN F14 IOSTANDARD LVCMOS33} [get_ports {clk}]
3
4 # Set Bank 0 voltage
5 set_property CFGBVS VCCO [current_design]
6 set_property CONFIG_VOLTAGE 3.3 [current_design]
7
8 # Input Delays
9 set_input_delay -clock clk -max 2 [get_ports rst]
10 set_input_delay -clock clk -min 0 [get_ports rst]
11 set_input_delay -clock clk -max 2 [get_ports x]
12 set_input_delay -clock clk -min 0 [get_ports x]
13
14 # Output Delays
15 set_output_delay -clock clk -max 2 [get_ports y]
16 set_output_delay -clock clk -min 0 [get_ports y]
```

## Device



Total Hold Slack (THS):

Number of Failing Endpoints:

Total Number of Endpoints:

### Reports

|              |                     |                            |                       | Worst Negative Slack (WNS): 18,156 ns |              |  |  |  |
|--------------|---------------------|----------------------------|-----------------------|---------------------------------------|--------------|--|--|--|
| Pulse Width  |                     |                            |                       | Setup                                 |              |  |  |  |
| 8            | 8                   | 1                          | 17                    |                                       | N FIR_Filter |  |  |  |
| 1111 25 1 00 | Slice<br>(815<br>0) | Slice Registers<br>(65200) | Blice LUTs<br>(32600) |                                       | Name 1       |  |  |  |

0.000 ns

0

3903

#### All user specified timing constraints are met.

Total Negative Slack (TNS):

Total Number of Endpoints:

Number of Failing Endpoints: 0

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

0.000 ns

3903

Confidence level:

Total On-Chip Power: 0.097 W Design Power Budget: Not Specified Power Budget Margin: N/A Junction Temperature: 25.5°C Thermal Margin: 59.5°C (12.0 W) Effective 3JA: 4.9°C/W

Low

Power supplied to off-chip devices: 0 W Launch Power Constraint Advisor to find and fix invalid switching activity



Total Pulse Width Negative Slack (TPWS): 0.000 ns

0

51

Number of Failing Endpoints:

Total Number of Endpoints:

## Optmization

• We can further optmize the design by using Vivado's FIR Compiler IP.



# Advantages

- A major advantage of using the IP is the ability to configure both the input sampling frequency and the clock frequency.
- By setting a low input sampling frequency while maintaining a high clock frequency, the design can optimize resource utilization.
- This allows a single DSP slice to perform multiple MAC operations before the next input sample arrives, effectively reducing the total number of DSP slices required.
- let's test with a clock frequency of 100 MHz and a sampling frequency of 44.1 KHz & 100 MHz.

#### **Hardware Oversampling Specification**

| Select Format                |                      |                   | Fre | equency Specification    | n v     |                 |                  |
|------------------------------|----------------------|-------------------|-----|--------------------------|---------|-----------------|------------------|
| Sample Period (Clock Cycles) |                      |                   |     |                          |         | [1.0            | - 1.0E7]         |
|                              | Input Sampling Fre   | 100               | )   | 8                        | [1.0    | E-6 - 189952.0] |                  |
|                              | Clock Frequency (M   | IHz)              | 100 | p                        | 8       | [0.3            | 90625 - 742.0]   |
|                              |                      |                   |     |                          |         |                 |                  |
|                              | Clock cycles per inp | out               |     |                          | 1       |                 |                  |
|                              | Clock cycles per ou  | tput:             |     |                          | 1       |                 |                  |
| Number of parallel inputs    |                      |                   |     |                          | 1       |                 |                  |
|                              | Number of parallel   | outputs           |     |                          | 1       |                 |                  |
|                              | Name                 | Slice LUTs (30360 | 00) | Slice Registers (607200) | DSPs (2 | 800)            | Bonded IOB (600) |
| > N                          | fir_top              | 7                 | 77  | 1268                     |         | 25              | 52               |

#### **Hardware Oversampling Specification**



> N fir top

170

1

104

52

- Note that using more DSP slices instead of LUTs does not necessarily mean a better design especially for fixed coefficients.
- DSP slices might be needed by more critical parts of the design so you might have to save them if the FPGA is resource constrained.

#### References

- [1] Dimitris Manolakis, Vinay Ingle, Stephen Kogon, "Applied Digital Signal Processing", Cambridge University Press, 2011.
- [2] Dr. Michael Ibrahim, "Digital Signal Processing", Lecture Notes (link).
- [3] Verification using CORDIC (YouTube Video).
- [4] Yaseen Salah's FIR Implementation (<u>link</u>).
- [5] Equiripple Filters (YouTube Video)