

# **Department Of Computer Science and Engineering**

Course Title: VLSI Lab

Course Code: CSE 458

Title: Design and Verification of 2-input NAND Gate.

### Submitted To:

**Md Sabbir Ahmed** 

Lecturer

Department Electrical & Electronic

Engineering

### Submitted By:

Labanya Saha

Reg No:21201059

Roll:59

Sec:B1

Submission Date: 15.09.2025

#### **Cadence:**

```
user_21@cad_vlsi:exp_3
                                                               X
💤 login as: user_21
Last login: Sun Sep 14 15:13:36 2025 from 103.87.212.238
[user 21@cad vlsi ~]$ cd 059
[user 21@cad vlsi 059]$ ls
exp 2 exp 3 qaLog.txt
[user 21@cad vlsi 059]$ cd exp 3
[user_21@cad_vlsi exp_3]$ csh
*****************
****
                                        *****
           Welcome to Cadence Tools
[user 21@cad vlsi exp 3]$ virtuoso &
[1] 96738
[user_21@cad_vlsi exp_3]$ Qt Warning: QXcbConnection: XCB error: 1 (BadRequest),
sequence: 165, resource id: 90, major code: 130 (Unknown), minor code: 47
```

#### Virtuouso:

```
      Image: File Tools Options Help
      Cādence

      1ibManager Qt Warning: QXcbConnection: XCB error: 1 (BadRequest), sequence: 165, resource id: 90, major code: 130 (Unknown), minor code: 47 libManager Qt Warning: QXcbConnection: Failed to initialize GLX libManager Qt Warning: QXcbConnection: Failed to initialize GLX
```

### **Circuit Diagram:**



# **Circuit Description**

### 1. Logic Gate:

- o The block in the middle labeled "nand2" is a 2-input NAND gate.
- o Inputs: Ain and Bin.
- Output: vout.

## 2. Power Supply:

- $_{\circ}$  V2 = 1.8 V (DC) is providing VDD (the supply voltage) to the NAND gate.
- $_{\circ}$  Gnd is the reference ground.

## 3. Input Sources:

**o** V1: A pulse voltage source connected to input Bin.

- Alternates between 0 V and 1.8 V.
- Transition time = 1 ns.
- **o** V3: Another pulse voltage source connected to input Ain.
  - Also alternates between 0 V and 1.8 V.
  - Transition time = 1 ns.

### 4. Output Load:

- A capacitor C0 = 100 fF is connected at the NAND output node (vout).
- This represents the load capacitance .

### Output

#### **Trans**



#### **Key Observations**

#### The transient waveforms display three signals:

#### Input Voltages (A and B):

- Two digital pulse sources (shown in green and red) drive the inputs.
- Each alternates between 0 V and 1.8 V with a configured rise time of about 1 ns, ensuring fast logic-level switching.

#### **Output Voltage (Vout):**

- The purple trace represents the output, which varies between 0 V and 1.8 V.
- Unlike the sharp transitions at the inputs, the output edges appear smoother and slightly delayed.
- This effect arises from the output capacitance (C = 100 fF) and the finite drive strength of the MOS transistors, introducing an RC charging/discharging characteristic.

### **Logic Behavior:**

The circuit functions as a two-input NAND gate. The output matches the expected NAND truth table, remaining HIGH unless both inputs are HIGH simultaneously. Short pulses and rounded edges are observed due to the capacitive loading.

## Purpose of Analysis:

The transient analysis was performed to confirm logic functionality, edge characteristics, and dynamic timing parameters (rise and fall times) under capacitive load conditions.

#### **Measured Timing:**

- Rise time (t<sub>r</sub>):
   33.78104 ns-29.245094 ns=4.535946 ns
- Fall time (t\_f):
   94.04953 ns-90.50824 ns=3.54129ns

#### Conclusion

The simulation verifies correct operation of the CMOS NAND gate. The output switches cleanly between 0 V and 1.8 V according to the NAND truth table, confirming logical accuracy. The presence of the load capacitor slows down transitions compared to the inputs, producing rounded rising and falling edges that reflect realistic circuit behavior. Thus, the analysis demonstrates both the functional correctness and the dynamic switching response of the design.