

# GUÍA Nº2

## Introducción a Kinetis

Grupo II

### **AUTORES**:

Pablo Martín SCHEINFELD (59065), Santiago Agustín ARRIBERE (59169), Matías Santiago FRANCOIS (59828), Carlos Javier MASELLI (59564), Malena MÜLLER (57057)

### PROFESORES:

Daniel Andrés JACOBY, Nicolas MAGLIOLA, Diego Matías ISMIRLIAN

> CIUDAD AUTÓNOMA DE BUENOS AIRES Septiembre 2020

## Contenido

| 1. | Ejercicio 1         | 2 |
|----|---------------------|---|
|    | l.1. 1.1            | 2 |
|    | 1.2. 1.2            | 2 |
|    | L.3. 1.3            | 2 |
|    | L.4. 1.4            | Ę |
|    | 1.5. 1.5            | 5 |
| 2. | Ejercicio 2         | 7 |
|    | 2.1. optimize       | 7 |
|    | 2.2 hlink green led | 7 |

#### Ejercicio 1 1.

#### 1.1. 1.1

Numero de pin del MCU en el que se encuentra el puerto PTA12: 42.(PAG 71 fila 7 y PAG 79. archivo: Kinetis K64F Sub-Family Data Sheet. en campus: Kinetis K64 - Datasheet - rev 7 - 11-2016.pdf )

#### 1.2. 1.2

Pines que pueden funcionar como entradas analogicas:

### 5.2 Unused analog interfaces

Table 57. Unused analog interfaces

| Module name      | Pins                                                                                                                                                                                       | Recommendation if unused                                                                                                                             |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADC              | ADC0_DP1, ADC0_DM1, ADC1_DP1,<br>ADC1_DM1, ADC0_DP0/ADC1_DP3,<br>ADC0_DM0/ADC1_DM3, ADC1_DP0/<br>ADC0_DP3, ADC1_DM0/ADC0_DM3,<br>ADC1_SE16/ADC0_SE22,<br>ADC0_SE16/ADC0_SE21,<br>ADC1_SE18 | Ground                                                                                                                                               |
| DAC <sup>1</sup> | DAC0_OUT, DAC1_OUT                                                                                                                                                                         | Float                                                                                                                                                |
| USB              | VREGIN, USB0_GND, VOUT33 <sup>2</sup>                                                                                                                                                      | Connect VREGIN and VOUT33 together and tie to ground through a 10 $k\Omega$ resistor. Do not tie directly to ground, as this causes a latch-up risk. |
|                  | USB0_DM, USB0_DP                                                                                                                                                                           | Float                                                                                                                                                |

Unused DAC signals do not apply to all parts. See the Pinout section for details.
USB0\_VBUS and USB0\_GND are board level signals

FIGURA 1: Unused analog

#### 1.3. 1.3

Pines del puerto PTE disponibles en el MCU de 100 pines:

- PTE0
- PTE1
- PTE2
- PTE3
- PTE4 ¿¿¿¿Disabled????
- PTE5 ¿¿¿¿Disabled?????
- PTE6 ¿¿¿¿Disabled????
- PTE24
- PTE25

## ■ PTE26 ¿¿¿¿Disabled????

## Esto sale de:

| 144<br>LQFP | 144<br>MAP | 121<br>XFB | 100<br>LQFP | Pin Name             | Default                        | ALT0                           | ALT1             | ALT2            | ALT3            | ALT4             | ALT5             | ALT6            | ALT7            | EzPort |
|-------------|------------|------------|-------------|----------------------|--------------------------------|--------------------------------|------------------|-----------------|-----------------|------------------|------------------|-----------------|-----------------|--------|
| Lun         | BGA        | GA         | Lui         |                      |                                |                                |                  |                 |                 |                  |                  |                 |                 |        |
| -           | L5         | L7         | ı           | RTC_<br>Wakeup_<br>B | RTC_<br>WAKEUP_<br>B           | RTC_<br>Wakeup_<br>B           |                  |                 |                 |                  |                  |                 |                 |        |
| _           | ı          | B11        | ı           | PTB12                | DISABLED                       |                                | PTB12            | UART3_<br>RTS_b | FTM1_CH0        | FTM0_CH4         |                  | FTM1_QD_<br>PHA |                 |        |
| _           | -          | C11        | ı           | PTB13                | DISABLED                       |                                | PTB13            | UART3_<br>CTS_b | FTM1_CH1        | FTM0_CH5         |                  | FTM1_QD_<br>PHB |                 |        |
| _           | _          | A11        | _           | NC                   | NC                             | NC                             |                  |                 |                 |                  |                  |                 |                 |        |
| _           | M5         | -          | _           | NC                   | NC                             | NC                             |                  |                 |                 |                  |                  |                 |                 |        |
| _           | A10        | -          | -           | NC                   | NC                             | NC                             |                  |                 |                 |                  |                  |                 |                 |        |
| _           | B10        | K3         | _           | NC                   | NC                             | NC                             |                  |                 |                 |                  |                  |                 |                 |        |
| _           | C10        | H4         | _           | NC                   | NC                             | NC                             |                  |                 |                 |                  |                  |                 |                 |        |
| 1           | D3         | E4         | 1           | PTE0                 | ADC1_<br>SE4a                  | ADC1_<br>SE4a                  | PTE0             | SPI1_PCS1       | UART1_TX        | SDHC0_D1         | TRACE_<br>CLKOUT | I2C1_SDA        | RTC_<br>CLKOUT  |        |
| 2           | D2         | E3         | 2           | PTE1/<br>LLWU_P0     | ADC1_<br>SE5a                  | ADC1_<br>SE5a                  | PTE1/<br>LLWU_P0 | SPI1_<br>SOUT   | UART1_RX        | SDHC0_D0         | TRACE_D3         | I2C1_SCL        | SPI1_SIN        |        |
| 3           | D1         | E2         | 3           | PTE2/<br>LLWU_P1     | ADC0_DP2/<br>ADC1_<br>SE6a     | ADC0_DP2/<br>ADC1_<br>SE6a     | PTE2/<br>LLWU_P1 | SPI1_SCK        | UART1_<br>CTS_b | SDHC0_<br>DCLK   | TRACE_D2         |                 |                 |        |
| 4           | E4         | F4         | 4           | PTE3                 | ADC0_<br>DM2/<br>ADC1_<br>SE7a | ADC0_<br>DM2/<br>ADC1_<br>SE7a | PTE3             | SPI1_SIN        | UART1_<br>RTS_b | SDHC0_<br>CMD    | TRACE_D1         |                 | SPI1_<br>SOUT   |        |
| 5           | E5         | E7         | _           | VDD                  | VDD                            | VDD                            |                  |                 |                 |                  |                  |                 |                 |        |
| 6           | F6         | F7         | _           | VSS                  | VSS                            | VSS                            |                  |                 |                 |                  |                  |                 |                 |        |
| 7           | E3         | H7         | 5           | PTE4/<br>LLWU_P2     | DISABLED                       |                                | PTE4/<br>LLWU_P2 | SPI1_PCS0       | UART3_TX        | SDHC0_D3         | TRACE_D0         |                 |                 |        |
| 8           | E2         | G4         | 6           | PTE5                 | DISABLED                       |                                | PTE5             | SPI1_PCS2       | UART3_RX        | SDHC0_D2         |                  | FTM3_CH0        |                 |        |
| 9           | E1         | F3         | 7           | PTE6                 | DISABLED                       |                                | PTE6             | SPI1_PCS3       | UART3_<br>CTS_b | I2S0_MCLK        |                  | FTM3_CH1        | USB_SOF_<br>OUT |        |
| 10          | F4         | -          | _           | PTE7                 | DISABLED                       |                                | PTE7             |                 | UART3_<br>RTS_b | 12S0_RXD0        |                  | FTM3_CH2        |                 |        |
| 11          | F3         | -          | -           | PTE8                 | DISABLED                       |                                | PTE8             | I2S0_RXD1       | UART5_TX        | 12S0_RX_<br>FS   |                  | FTM3_CH3        |                 |        |
| 12          | F2         | -          | -           | PTE9                 | DISABLED                       |                                | PTE9             | 12S0_TXD1       | UART5_RX        | I2SO_RX_<br>BCLK |                  | FTM3_CH4        |                 |        |
| 13          | F1         | -          | -           | PTE10                | DISABLED                       |                                | PTE10            |                 | UART5_<br>CTS_b | 12S0_TXD0        |                  | FTM3_CH5        |                 |        |

NXP Semiconductors

Kinetis K64F Sub-Family Data Sheet, Rev. 7, 11/2016

Pinout

| 144<br>LQFP | 144<br>MAP<br>BGA | 121<br>XFB<br>GA | 100<br>LQFP | Pin Name | Default  | ALT0 | ALT1  | ALT2 | ALT3            | ALT4             | ALT5 | ALT6     | ALT7 | EzPort |
|-------------|-------------------|------------------|-------------|----------|----------|------|-------|------|-----------------|------------------|------|----------|------|--------|
| 14          | G4                | 1                | _           | PTE11    | DISABLED |      | PTE11 |      | UART5_<br>RTS_b | I2S0_TX_<br>FS   |      | FTM3_CH6 |      |        |
| 15          | G3                | -                | -           | PTE12    | DISABLED |      | PTE12 |      |                 | I2SO_TX_<br>BCLK |      | FTM3_CH7 |      |        |

FIGURA 2: PTE

### Pinout

| 144<br>LQFP | 144<br>MAP<br>BGA | 121<br>XFB<br>GA | 100<br>LQFP | Pin Name                                                 | Default                                                  | ALT0                                                     | ALT1  | ALT2                    | ALT3            | ALT4 | ALT5     | ALT6           | ALT7          | EzPort  |
|-------------|-------------------|------------------|-------------|----------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|-------|-------------------------|-----------------|------|----------|----------------|---------------|---------|
| 38          | L3                | K5               | 27          | DACO_<br>OUT/<br>CMP1_IN3/<br>ADCO_<br>SE23              | DACO_<br>OUT/<br>CMP1_IN3/<br>ADCO_<br>SE23              | DACO_<br>OUT/<br>CMP1_IN3/<br>ADCO_<br>SE23              |       |                         |                 |      |          |                |               |         |
| 39          | L4                | K4               | -           | DAC1_<br>OUT/<br>CMP0_IN4/<br>CMP2_IN3/<br>ADC1_<br>SE23 | DAC1_<br>OUT/<br>CMP0_IN4/<br>CMP2_IN3/<br>ADC1_<br>SE23 | DAC1_<br>OUT/<br>CMP0_IN4/<br>CMP2_IN3/<br>ADC1_<br>SE23 |       |                         |                 |      |          |                |               |         |
| 40          | M7                | L4               | 28          | XTAL32                                                   | XTAL32                                                   | XTAL32                                                   |       |                         |                 |      |          |                |               |         |
| 41          | M6                | L5               | 29          | EXTAL32                                                  | EXTAL32                                                  | EXTAL32                                                  |       |                         |                 |      |          |                |               |         |
| 42          | L6                | K6               | 30          | VBAT                                                     | VBAT                                                     | VBAT                                                     |       |                         |                 |      |          |                |               |         |
| 43          | _                 | -                | _           | VDD                                                      | VDD                                                      | VDD                                                      |       |                         |                 |      |          |                |               |         |
| 44          | _                 | -                | _           | VSS                                                      | VSS                                                      | VSS                                                      |       |                         |                 |      |          |                |               |         |
| 45          | M4                | H5               | 31          | PTE24                                                    | ADC0_<br>SE17                                            | ADC0_<br>SE17                                            | PTE24 |                         | UART4_TX        |      | I2C0_SCL | EWM_<br>OUT_b  |               |         |
| 46          | K5                | J5               | 32          | PTE25                                                    | ADC0_<br>SE18                                            | ADC0_<br>SE18                                            | PTE25 |                         | UART4_RX        |      | I2CO_SDA | EWM_IN         |               |         |
| 47          | K4                | H6               | 33          | PTE26                                                    | DISABLED                                                 |                                                          | PTE26 | ENET_<br>1588_<br>CLKIN | UART4_<br>CTS_b |      |          | RTC_<br>CLKOUT | USB_<br>CLKIN |         |
| 48          | J4                | -                | _           | PTE27                                                    | DISABLED                                                 |                                                          | PTE27 |                         | UART4_<br>RTS_b |      |          |                |               |         |
| 49          | H4                | -                | _           | PTE28                                                    | DISABLED                                                 |                                                          | PTE28 |                         |                 |      |          |                |               |         |
| 50          | J5                | J6               | 34          | PTA0                                                     | JTAG_                                                    |                                                          | PTA0  | UARTO_                  | FTM0_CH5        |      |          |                | JTAG_         | EZP_CLK |

FIGURA 3: PTE



FIGURA 4: PTE

### 1.4. 1.4

| V <sub>IH</sub> | Input high voltage                |                      |                      |   |  |
|-----------------|-----------------------------------|----------------------|----------------------|---|--|
|                 | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | $0.7 \times V_{DD}$  | _                    | V |  |
|                 | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V | $0.75 \times V_{DD}$ | _                    | V |  |
| V <sub>IL</sub> | Input low voltage                 |                      |                      |   |  |
|                 | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | _                    | $0.35 \times V_{DD}$ | V |  |
|                 | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V | _                    | $0.3 \times V_{DD}$  | V |  |

FIGURA 5: magic

| V | DIO | Digital input voltage (except RESET, EXTAL, and XTAL) | -0.3 | 5.5 | V |
|---|-----|-------------------------------------------------------|------|-----|---|

FIGURA 6: more magic

## 1.5. 1.5

Máxima corriente pin: 25mA (PAG 6 - tabla 1 - fila 6. Archivo: Kinetis K64F Sub-Family Data Sheet. en campus: Kinetis K64 - Datasheet - rev 7 - 11-2016.pdf )

| Symbol                  | Description                                                    | Min. | Max.                   | Unit |
|-------------------------|----------------------------------------------------------------|------|------------------------|------|
| V <sub>DD</sub>         | Digital supply voltage                                         | -0.3 | 3.8                    | V    |
| I <sub>DD</sub>         | Digital supply current                                         | _    | 185                    | mA   |
| V <sub>DIO</sub>        | Digital input voltage (except RESET, EXTAL, and XTAL)          | -0.3 | 5.5                    | V    |
| V <sub>DRTC_WAKEU</sub> | RTC Wakeup input voltage                                       | -0.3 | V <sub>BAT</sub> + 0.3 | V    |
| V <sub>AIO</sub>        | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage     | -0.3 | V <sub>DD</sub> + 0.3  | V    |
| l <sub>D</sub>          | Maximum current single pin limit (applies to all digital pins) | -25  | 25                     | mA   |

FIGURA 7: Idmax

## 2. Ejercicio 2

## 2.1. optimize

 $\label{lem:https://community.nxp.com/thread/388981} $$ $$ \text{https://en.wikipedia.org/wiki/Volatile}_{(computer_programming)} $$ VOLATILE $$$ 

## 2.2. blink green led

volatile object - an object whose type is volatile-qualified, or a subobject of a volatile object, or a mutable subobject of a const-volatile object. Every access (read or write operation, member function call, etc.) made through a glvalue expression of volatile-qualified type is treated as a visible side-effect for the purposes of optimization (that is, within a single thread of execution, volatile accesses cannot be optimized out or reordered with another visible side effect that is sequenced-before or sequenced-affer the olatile access. This makes volatile objects suitable for communication with a signal handler, but not with another thread of execution, see std::memory\_order). Any attempt to refer to a volatile object through a non-volatile glvalue (e.g. through a reference or pointer to non-volatile type) results in undefined behavior.

FIGURA 8: Volatile