# CS 4400 Computer Systems

#### **LECTURE 13**

More on caches
Writing cache-friendly code

#### Review

- Why is memory organized as a hierarchy?
- What is cache memory and how is it organized?
- What is a cache hit/miss?
- What are some policies for replacement on a cache miss?
- What are the 3 categories of cache misses and when does each occur?

#### Question

Consider a 4-way set associative cache with 1024 total bytes and 32-byte blocks. To what cache set does the item at address  $0\times457A$  map?

(Remember: C = E \* B \* S)

#### Write-Hit Policy

- What happens when the CPU writes data at address x?
- If x is in the cache, it is a write-hit.
- On a write-hit, main memory may be updated at the time of the hit (write-through) or only when the cache block is evicted from the cache (writeback).
- What are the consequences of each policy?
- Which policy requires a dirty bit?

#### Write-Miss Policy

• If x is not in the cache, it is a write-miss.

- Fetch-on-write (or write-allocate): Word at x is written to cache and the other words in block are fetched from main memory.
  - Why does this work?
- Write-around: Word at x is written directly to main memory.
  - What happens next time x is required?

#### **Types of Caches**

- Caches can hold
  - only instructions (*i-caches*),
  - only data (*d-caches*),
  - or both instructions and data (unified caches)
- Typical desktop systems have an L1 i-cache and an L1 d-cache, and unified L2 and L3 caches
- What is the advantage of separate i-cache and dcache?
- What is the advantage of a unified cache?

#### Cache Performance Metrics

- Miss rate—fraction of memory references that miss
  - # of misses / total # of references
- *Hit rate*—fraction of memory references that hit
  - # of hits / total # of references OR 1 miss rate

#### Cache Performance Metrics

- Hit time—time to deliver a word from cache to CPU
  - includes set selection, frame (or line) id, word selection
  - typically 1-2 cycles for L1 caches
- Miss penalty—additional time required because of a miss
  - penalty for L1 misses (served from L2) is typically
     5-10 cycles
  - penalty for L2 (served from main memory) typically
     25-100

#### Impact of Size

- Larger cache capacity
  - PRO: increases hit rate
  - CON: increases the hit time and expense
- Larger block size
  - PRO: can increase hit rate (by exploiting spatial locality)
  - CON: decreases the number of cache frames (which can hurt the hit rate if temporal locality outweighs spatial)
  - CON: increases the miss penalty (larger transfer time)
  - typical compromise:  $\mathbf{B} = 4$  to 8 words

### Impact of Associativity

- Higher associativity (larger values of *E*)
  - PRO: decreases cache's vulnerability to thrashing due to conflict misses
  - CON: increases the hit time (more tag comparisons and additional LRU state bits)
  - CON: increases the miss penalty (increases complexity of choosing which cache frame to evict)

- Essentially a trade-off between hit time and miss penalty.
  - typically E = 1-8 for L1-L3 caches

## Writing Cache-Friendly Code

- Make the common case fast.
  - Programs often spend most of their time in a few core functions which spend their time in a few loops.
     Focus on these loops.
- Minimize the number of cache misses in each inner loop.
  - Assuming that all other things are equal (such as total number of memory references), loops with better miss rates run faster.

### Writing Cache-Friendly Code

- Compiler can cache i and sum in the register file
- Stride-1 reference pattern is good for spatial locality
- If B=16, 3 out of 4 references will hit (best possible with cold cache)

```
int sumvec(int v[N]) {
  int i, sum = 0;

for(i = 0; i < N; i++)
  sum += v[i];

return sum;
}</pre>
```

CS 4400—Lecture 13 12

#### Exercise: Cache-Friendly Code

```
struct {
  int x;
  int y;
} grid[16][16];
int total x = 0, total y = 0;
int i, j;
for (i = 0; i < 16; i++)
  for (j = 0; j < 16; j++)
    total x += grid[i][j].x;
for (i = 0; i < 16; i++)
  for (j = 0; j < 16; j++)
    total y += grid[i][j].y;
```

Assume a DM cache with:

```
-C=1024
-B=16
-S=64
```

- Array grid requires 2048 bytes, why?
- But, the cache can hold only half of the array.

#### Exercise: Cache-Friendly Code

```
struct {
  int x;
  int y;
} grid[16][16];
int total x = 0, total y = 0;
int i, j;
for(i = 0; i < 16; i++)
  for (j = 0; j < 16; j++)
    total x += grid[i][j].x;
for (i = 0; i < 16; i++)
  for (j = 0; j < 16; j++)
    total y += grid[i][j].y;
```

- Total number of reads?
- Number of misses?
- Miss rate?
- How can the number of misses be reduced?

#### Question

```
struct {
 int x;
  int y;
} grid[16][16];
int total x = 0, total y = 0;
int i, j;
for(i = 0; i < 16; i++)
  for (j = 0; j < 16; j++)
   total x += grid[i][j].x;
   total y += grid[i][j].y;
```

- What is the miss rate?
- Assume a DM cache with:

```
- B=16, C=1024, S=64

- B=16, E=2, S=32

- B=16, C=2048,

S=128

- B=32, C=2048
```

#### Memory References in Nested Loops

- When nested loops access memory, successive iterations often reuse the same word (temporal locality) or use adjacent words that occupy the same cache block (spatial locality).
- If it is the innermost loop whose iterations reuse the same words (or blocks), there will be many cache hits.
- But if one of the outer loops reuses a cache block, it may be that the inner loops access enough data to displace the block before its reuse.

CS 4400—Lecture 13 16

#### Example: Loop Nest

```
for(i = 0; i < N; i++)
  for(j = 1; j < M-1; j++)
  for(k = 0; k < P; k++)
    A[i][j][k] = (B[i][j-1][k] + B[i][j][k] + B[i][j+1][k]) / 3;</pre>
```

- B[i][j+1][k] is reused in the next two iterations of the j-loop. How?
- But before the next iteration of j-loop, the k-loop accesses 4\*P array elements.
- It is possible that these accesses conflict with
   B[i][j+1][k], causing a miss the next time it's fetched.

## Loop Interchange

```
for(i = 0; i < N; i++)
for(k = 0; k < P; k++)
for(j = 1; j < M-1; j++)
A[i][j][k] = (B[i][j-1][k] + B[i][j][k] + B[i][j+1][k]) / 3;</pre>
```

- We can interchange the j-loop and the k-loop.
- Now B[i][j][k] and B[i][j-1][k] are highly likely to be cache hits.

- Is this loop interchange legal? (i.e., does it yield the same result?)
- Is loop interchange always legal?

#### Loop-Interchange Legality

```
for(i = 0; i < N; i++)
  for(j = 1; j < M-1; j++)
  for(k = 0; k < P-1; k++) {
    A[i][j][k] = (B[i][j-1][k] + B[i][j][k] + B[i][j+1][k]) / 3;
    C[i][j] = C[j-1][k+1];
}</pre>
```

- Does interchanging the j-loop and the k-loop decrease the number of cache misses?
- Is interchanging the j-loop and the k-loop legal?
- In general, how can we tell if loop interchange is legal?

### Example: Matrix Multiply

```
for(i = 0; i < N; i++)
  for(j = 0; j < N; j++)
   for(k = 0; k < N; k++)
      C[i][j] += A[i][k] * B[k][j];</pre>
```

- Suppose N=50, each element is a double (8 bytes), and the cache capacity is 16 kilobytes.
- Every reference to B[k][j] in the innermost loop misses. All other elements of B map to the cache in between its use and reuse in the i-loop and there is no spatial locality.
- Will interchanging any of the loops help?

#### Working with Smaller Blocks

- The solution is to reuse rows of A and columns of B while they are still in the cache.
- A C X C block of C can be calculated from C rows of A and c columns of B.

```
for(i = i_0; i < i_0 + c; i++)
  for(j = j_0; j < j_0 + c; j++)
    for(k = 0; k < N; k++)
        C[i][j] += A[i][k] * B[k][j];</pre>
```

 Only C\*N elements of A and C\*N elements of B are used in this loop (each used C times).

#### Matrix-Multiply Blocks



Each element of C is computed from a row of A and a column of B.



Each CXC block of C is computed from a CXN block of A and a NXC block of B.

### Blocking

• To compute each block of C, we need to set our loops for computing a single block of C inside some outer loops.

```
for(i_0 = 0; i_0 < N; i_0 += c)
  for(j_0 = 0; j_0 < N; j_0 += c)
  for(i = i_0; i < min(i_0 + c, N); i++)
    for(j = j_0; j < min(j_0 + c, N); j++)
    for(k = 0; k < N; k++)
    C[i][j] += A[i][k] * B[k][j];</pre>
```

- The blocking transformation reorders computations so that all computations that use one portion (i.e., block) of data are computed before moving on to the next portion.
- How is c set? Should we really call the min function?

## **Exploiting Locality**

- Find code that matters using a profiler tool like Cachegrind, Intel PTU, etc.
- Focus attention on inner loops.
- Maximize spatial locality by reading data objects sequentially (in storage order).
- Maximize temporal locality by using a data object as often (and as soon) as possible once it has been read.

Overall goal: Never load a block into the cache twice