# SYSTEM ON CHIP - LAB 1

## **P**REREQUISITES

- Knowledge on SoCs (see lessons material), more specifically:
- Basic familiarity with the Vivado environment
- Basic familiarity with the Diligent Zybo Z7 development board
- · Basic experience with the VHDL programming language
- Basic experience with the C programming language

#### **OBJECTIVES**

- SoC creation
- GPIO use
- UART use

#### **SoC** CREATION WITH VIVADO IP INTEGRATOR

The objective of this first section is to setup the Zynq IP along with some peripherals in Vivado. The circuit will then be implemented on a Zynq 7000 SoC on a Digilent Zybo board. This section will use the main features of the IP Integrator design flow of the Vivado environment.

1. Open Vivado and create a new project.

| Example | Page | Date | Ball | Date | Date







- ① The **Sources** tab, contains several sub-tabs. The most useful are:
  - The **Hierarchy** sub-tab that shows the set of sources that exist in the project: block designs, sources for all of the IP cores, constraints files (XDC)...
  - The IP Sources sub-tab that shows the files generated when an IP core has been added to the block design.
- ② When the **Design** tab is selected, a list of all input and output ports, IP core ports, and connections between IP cores is shown. Selecting an entry in this list will highlight that object in the block design diagram.
- ③ The **Signals** tab allows the user to view lists of all clock and reset signals in the block design. As before, selecting an entry in either of these lists will highlight that signal in the block design diagram.
- ④ The **Properties** pane shows the properties of the currently selected object and is typically used to quickly view the clock frequency of a selected clock pin, or to change the name of an IP core or port.
- ⑤ The Diagram pane displays a graphical rendition of the current block design.
- ©The **TCL Console** displays the scripted commands that Vivado is running whenever a change is made in the graphical interface. Scripts can be created to be run using this tool through the use of the 'source' command.
- The **Messages** tab displays Error, Warning, Info, and Status messages created when Vivado takes different actions.
- ®The **Reports** tab contains a list of different reports that Vivado generates as part of the process of generating a bitstream.

It is now time to build a basic SoC with a **Zynq Microprocessor**, a system clock, an AXI I2S audio codec, a **UART** interface, and a **GPIO** interface.

To add an IP, right click in the Diagram pane, click **Add IP** (or click the '+' symbol in the taskbar), and look for the wanted IP in the dialog box that opens.



7. Add a **ZYNQ7 Processing System**. **Run Block Automation** with default settings.



- 8. Add then 2 **AXI GPIO IPs**. Double click the GPIO IPs to set them as follows:
  - On the axi\_gpio\_0 IP, map the first GPIO interface to the buttons and the second to the switches.
  - On the axi\_gpio\_1 IP, map the first channel to the leds.

**Note:** this kind of automatic mapping is possible because the board constraints have previously been defined and loaded (step 4). Otherwise, you can set the GPIO as needed in the "IP configuration" tab and set your inputs/outputs via an xdc constraints file.

Click **Run Connection Automation** in the green bar at the top of the block design diagram pane.

Make sure to check **All automation**. With this box checked, Vivado will automatically connect all the components that interact with the "outside world" with the according port (input or output).

Notice the extra blocks that appears. What is their purpose?

Click on **Regenerate Layout** and **Optimize routing** to optimize the diagram.



9. With the same method, add the AXI I2S Audio IP, set it with a PL330 DMA type and **Run Connection Automation.** This IP uses the SSM2603 audio codec IC from Analog Devices Inc. Its datasheet can be found on Moodle.

It implements the I2S protocol to record and play audio samples, and the I2C protocol to control its internal registers. Your first assignment is to get familiar with the datasheet and with the 2 protocols. Luckily for you, you will not have to implement any of those, but since you are going to run them, please take time to understand them. Take time to understand the purpose of each internal register as well.

To add, the IP, go to **Settings -> IP -> Repository**, and add the folder where you have previously uncompress the Digilent libs files available on Moodle.

10. It is now time to set up the Zynq Processing System. Double-click on the IP.

You need to activate:

- The UART 1 interface
- The GPIOs interface.
- The I2C 0 Interface
- **2 DMA controllers** (one for the TX of the codec, one for the RX)

You also need to create a secondary PL clock for the SSM2603 master clock. To determine its frequency, see Tab. 30 p. 25 of the datasheet. The specifications are: no secondary Master Clock, 48kHz ADC AND DAC sampling rate, USB=0, SR=0000, BOSR= 0, BLCK=MCLK/4.

You also need to make sure that the DDR controller is set to MT41K256M16 RE-125.

Also note the default **UART** baud rate.

Go through the tabs to see all the possible options.



11. The DMA ports, the secondary clocks and the AXI I2S Audio IP ports may not all be connected. Make the needed connections and create the IP ports (IIC\_0, SDATA\_I, SDATA\_O, MCLK, BCLK, MUTEN\_O, LRCLK\_O)

It is now time to generate the bitstream of the SoC.

- 12. First, right click in the diagram pane and check you have no design error by clicking Validate Design.
- 13. The last thing that needs to be done before generating a bitstream is to create a top module file. This file will take the block design and interpret it into a hardware design language so that the synthesis and implementation tools can work properly. Right click on the block design in the **Sources** tab and select **Create HDL Wrapper**. In the confirmation dialog that pops up, make sure that *Let Vivado manage wrapper and auto-update* is selected in the options list.



You can check in the Project summary that the design wrapper has automatically been set as top module by Vivado.



14. Map the AXI I2S Audio IP ports in in a **constraints file** (a template can be found on Github). Be careful, the wrapper tool may slightly change the name of the interfaces: check that the port names in your constraints file match the names in the generated wrapper.

It is not needed to map the buttons, switches and leds in the constraints file since they have already been set.

15. With a validated design and a top module, a bitstream can now be generated: click the **Generate Bitstream** button in the **Flow Navigator**. Leave the options as they are.

You can ignore MOST of the warnings.

Once the bitstream is generated, which may take a little while, Vivado will ask what to do next. Click **Cancel**.



#### **SoC Programming with VITIS**

Before Vitis can be launched, it needs to be provided with a hardware handoff file, containing the bitstream and various other information about the peripherals installed in the design.

16. In the **File** drop-down, select **Export** then **Export Hardware (1)**. Click **Next** then select **Include Bitstream**, so that the FPGA can be programmed from Vitis. Leave the others options as they are.





?

< <u>Back</u> <u>N</u>ext > <u>Finish</u> Cancel

①The **Project Explorer**, found to the left hand side of the window, displays all projects imported into the workspace, each of which can be expanded to view the sources, scripts, and other files that they contain.

②The **File View**, directly in the center of the window, displays currently opened files and information about the project/platform.

Choosing this type of application preconfigures the platform (platform.c, platform.h, platform\_config.h).

Explore the **xparameters.h** file: it links the registers from the "software world" to the physical ressources of the "hardware world".



- 20. Import the c-files available on Moodle, look for the function protoypes in the header files and fill the main.c to:
  - a. make the codec record and play sound and music. The codec can be muted through sw0.
  - b. If the switch 1, 2, 3 or 4 is toggled, the LED 1, 2, 3 or 4 accordingly toggles.
  - c. If button 1, 2, 3 or 4 is pressed, a message is sent through UART, detailing which button is activated.

The next step is to program the bit file onto the FPGA and run the C source on the processor.

21. Click on the "Play" button and select **Run configurations...** 





The project will now be running on the board. Toggle the switches to see the LEDs flip on and off. Use the terminal to view the pressed button(s).

### WHAT'S NEXT...

Now that you have a basic experience with Vivado, Vitis and the interaction between the two environments, the project really begins!

You are asked to develop basic audio effects that can be controlled with the btn/sw of the board, or with external peripherals that are freely available. Be creative!

A guide to develop custom IP linking VHDL code to AXI (and therefore to Vitis) is available on Moodle if needed

You will present your work on January 12th. You are also asked to provide a report similar to a user manual (no code please, expect if extremely fancy!) before January 31st.

Have fun!