# Lab4报告

#### 季雨昊 23300240010

# 实验目标

1.实现指令: CSRRW CSRRS CSRRC CSRRWI CSRRSI CSRRCI;

实现寄存器:mstatus mtvec mip mie mscratch mcause mtval mepc mcycle mhartid satp。这些寄存器均为64位宽。

2.Vivado仿真与上板

# 实验过程

## 任务一

新增的csr寄存器的存取逻辑基本是按照原本普通寄存器实现的。主要有两点区别:1.写入要考虑掩码;2.每个csr特权指令在同一个指令里既要求写也要求读csr寄存器,同时既要在execute阶段得到应该写回的reg寄存器的值,还有csr寄存器的值。我仿照我的regfile实现了一个csr\_regfile进行csr寄存器的存取。另外,我在execute及之后阶段的流水线数据包添加csr\_result和csr\_addr字段,用于存放csr寄存器的写结果和csr寄存器的写入地址。csr\_regfile的设计如下:

```
module csr_regfile
    import common::*;
    import csr_pkg::*;
    input logic clk, reset,
    input logic we,
    input u12 wa,
    input word_t wd,
    input u12 ra,
    output word t rd
);
    word t csr[2**12] /* verilator public flat rd */;
    word_t csr_nxt[2**12] /* verilator public_flat_rd */;
    assign rd = csr[ra];
    initial begin
        for(int i = 0; i < 2**12; i++) begin
            csr[i] = '0;
            csr_nxt[i] = '0;
        end
    end
    always comb begin
        for(int i = 0; i < 2**12; i++) begin
            csr_nxt[i] = csr[i];
        end
        if(we) begin
```

```
case(wa)
                 CSR_MSTATUS: csr_nxt[wa] = (csr[wa] & ~MSTATUS_MASK) | (wd &
MSTATUS_MASK);
                 CSR_SSTATUS: csr_nxt[wa] = (csr[wa] & ~SSTATUS_MASK) | (wd &
SSTATUS_MASK);
                 CSR MIP:
                                csr_nxt[wa] = (csr[wa] & ~MIP_MASK) | (wd &
MIP_MASK);
                 CSR MTVEC: csr nxt[wa] = (csr[wa] & ~MTVEC MASK) | (wd &
MTVEC_MASK);
                 default:
                                csr_nxt[wa] = wd;
             endcase
         end
         csr_nxt[CSR_MCYCLE] = csr[CSR_MCYCLE] + 1;
         csr_nxt[CSR_MHARTID] = '0;
    end
    always_ff @(posedge clk) begin
         if(reset) begin
             csr[CSR_MSTATUS] <= '0;</pre>
             csr[CSR_MTVEC] <= '0;</pre>
             csr[CSR_MIP] <= '0;</pre>
             csr[CSR_MIE] <= '0;</pre>
             csr[CSR_MSCRATCH] <= '0;</pre>
             csr[CSR_MCAUSE] <= '0;</pre>
             csr[CSR_MTVAL] <= '0;</pre>
             csr[CSR_MEPC] <= '0;</pre>
             csr[CSR_MCYCLE] <= '0;</pre>
             csr[CSR_SATP] <= '0;</pre>
         end else begin
             csr <= csr_nxt;</pre>
         end
    end
endmodule
```

在execute阶段区分了针对普通寄存器的result和针对csr寄存器的csr\_result,达到了同时处理的效果,避免把新指令当作多个指令分步处理:

#### 任务二

上板很顺利,在解决vivado的error和部分warning之后,在课上就运行成功了。

## 实验结果

任务一: hit good trap。能顺利执行测试指令。

```
The first instruction of core 0 has committed. Difftest enabled.
[WARNING] difftest store queue overflow
[src/cpu/cpu-exec.c:393,cpu_exec] nemu: HIT GOOD TRAP at pc = 0x0000000000001fff8
[src/cpu/cpu-exec.c:394,cpu_exec] trap code:0
[src/cpu/cpu-exec.c:74,monitor_statistic] host time spent = 8178 us
[src/cpu/cpu-exec.c:76,monitor_statistic] total guest instructions = 32766
[src/cpu/cpu-exec.c:77,monitor_statistic] simulation frequency = 4006603 instr/s
Program execution has ended. To restart the program, exit NEMU and run again.
sh: 1: spike-dasm: not found
====== Commit Group Trace (Core 0) =======
commit group [0]: pc 008001ffc0 cmtcnt 1
commit group [1]: pc 008001ffc4 cmtcnt 1
commit group [2]: pc 008001ffc8 cmtcnt 1
commit group [3]: pc 008001ffcc cmtcnt 1
commit group [4]: pc 008001ffd0 cmtcnt 1
commit group [5]: pc 008001ffd4 cmtcnt 1
commit group [6]: pc 008001ffd8 cmtcnt 1
commit group [7]: pc 008001ffdc cmtcnt 1
commit group [8]: pc 008001ffe0 cmtcnt 1
commit group [9]: pc 008001ffe4 cmtcnt 1
commit group [a]: pc 008001ffe8 cmtcnt 1
```

任务二:上板运行lab3,成功:



接收:5282 - 231