# Compact Model of Drain Current in Short-Channel Triple-Gate FinFETs

Nikolaos Fasarakis, Andreas Tsormpatzoglou, Dimitrios H. Tassis, Ilias Pappas, Konstantinos Papathanasiou, Matthias Bucher, *Member, IEEE*, Gerard Ghibaudo, *Senior Member, IEEE*, and Charalabos A. Dimitriadis, *Member, IEEE* 

Abstract—An analytical compact drain current model for undoped (or lightly doped) short-channel triple-gate fin-shaped field-effect transistors (finFETs) is presented, taking into account quantum-mechanical and short-channel effects such as threshold-voltage shifts, drain-induced barrier lowering, and subthreshold slope degradation. In the saturation region, the effects of series resistance, surface roughness scattering, channel length modulation, and saturation velocity were also considered. The proposed model has been validated by comparing the transfer and output characteristics with device simulations and with experimental results. The good accuracy and the symmetry of the model make it suitable for implementation in circuit simulation tools.

Index Terms—Drain-current modeling, nanoscale finFETs.

### I. INTRODUCTION

RIPLE-GATE (TG) FETs such as fin-shaped field-effect transistors (finFETs) have been recognized as the best candidates for sub-100-nm scaling of MOSFETs due to their immunity to short-channel effects (SCEs) and proximity to standard bulk planar complementary metal—oxide—semiconductor processing [1]—[5]. However, as the FinFETs scale down, the fins need to be thinner for better control of the SCEs, resulting in difficulties for experimental realization of a specific doping profile in such thin fins. Lightly doped channels are preferred to reduce random dopant fluctuation [6], [7] and corner effects [8], [9].

For TG FinFETs, several analytical approaches have been developed for the calculation of the electrostatic potential within the channel [10]–[14]. Based on the potential analytical models, the threshold-voltage and the short-channel characteristics of the subthreshold slope and drain-induced barrier lowering (DIBL) were derived. However, for nanoscale FinFETs, most of the published drain-current models concern double-gate (DG) FinFETs, which include second-order effects such as DIBL,

Manuscript received December 9, 2011; accepted April 10, 2012. Date of publication May 18, 2012; date of current version June 15, 2012. This work was supported by the Greek Ministry of Education, Long Life Learning and Religious Affairs, General Secretariat for Research and Technology through the Program COOPERATION under Contract 09- $\Sigma$ YN-42-998. The review of this paper was arranged by Editor H. S. Momose.

N. Fasarakis, A. Tsormpatzoglou, D. H. Tassis, I. Pappas, K. Papathanasiou, and C. A. Dimitriadis are with the Aristotle University of Thessaloniki, 54124 Thessaloniki, Greece (e-mail: cdimitri@physics.auth.gr).

M. Bucher is with the Department of Electronic and Computer Engineering, Technical University of Crete, 73100 Chania, Greece.

G. Ghibaudo is with the IMEP-LAHC Laboratory, MINATEC, 38016 Grenoble, France.

Digital Object Identifier 10.1109/TED.2012.2195318

quantum-mechanical effects (QMEs), channel length modulation (CLM), and mobility degradation due to carrier velocity saturation [15]–[19].

To our knowledge, the studies published so far on draincurrent modeling in TG FinFETs are very limited [20], [21]. In [20], the drain current was calculated from a charge-based equation of a long-channel DG MOSFET, which is a superposition of a standard bulk current equation above threshold and a 3-D model below threshold to predict the influence of the top gate on the subthreshold slope and threshold voltage. In this model, the threshold voltage was calculated from an analytical expression including the potential barrier at two different gate voltages and the inversion potential  $\phi_i$  at the most leaky path [14]. Taking  $\phi_i$  as a fitting parameter, comparison of the threshold-voltage model with numerical simulations yielded a fixed value of  $\phi_i = 0.793$  V, independent of the channel geometry. However, it was not clarified if this value of  $\phi_i$  is valid for any gate oxide thickness, whereas the model was verified only in transfer characteristics. More recently, in [21], an analytical drain-current model has been proposed in Π-shaped field effect transistor (IIFET), using a suitable interpolation function that matches the weak and strong inversion modes near the threshold. However, this model is limited in the linear region of operation and was validated only in transfer characteristics for channel length down to 40 nm.

In this paper, based on analytical models for the threshold voltage and the subthreshold slope developed for undoped or lightly doped DG and TG MOSFETs [22] and relying on our previous analytical modeling of drain current in DG MOSFETs [23], we derive a fully analytical and compact drain-current model valid in all regions of operation for TG FinFETs, including SCEs, CLM, QMEs, and other secondary effects, such as mobility degradation and series resistance. The unique feature of the present model is the use of unified expressions for the inversion charge and drain current valid in all the regions of operation. The proposed compact model has been validated by comparing the transfer and output characteristics with simulation and experimental results.

### II. COMPACT DRAIN-CURRENT MODEL

A schematic view of the TG FinFET is shown in Fig. 1, where  $W_{\rm fin}$  is the fin width,  $H_{\rm fin}$  is the fin height, and L is the channel length. The gate electrode surrounds the silicon body on three sides with a gate oxide thickness  $t_{\rm ox}$ . The body of the silicon is lightly doped with acceptor concentration  $N_A$  and the



Fig. 1. Schematic 3-D representation of a TG FinFET.

gate material is metal with a proper work function to adjust the threshold voltage.

### A. Compact Drain-Current Equation

The drain-current equation of nanoscale TG FinFETs is defined by the unified charge-based equation of short-channel DG MOSFETs valid in all regions of operation [24], considering that each half of the top-gate width  $W_{\rm fin}$  contributes to the side gate of width  $H_{\rm fin}$ . Therefore, the effective channel width of the TG FinFET is defined as  $W=H_{\rm fin}+W_{\rm fin}/2$ . However, the influence of the top gate on the SCEs is captured through the threshold voltage  $V_t$  and the subthreshold swing coefficient  $\eta_{\rm TG}$ . As a result, the drain-current equation of TG FinFETs is similar to this of DG MOSFETs with increased channel width and modified parameters  $V_t$  and  $\eta_{\rm TG}$ . The key features of the drain-current model and the improvements made in the threshold-voltage definition capable for predicting accurately the current–voltage characteristics of short-channel TG FinFETs will be presented in this section for brevity.

Under this light, the overall TG FinFET drain current is given by the following:

$$I_d = \mu_o \frac{2W}{L} \frac{\varepsilon_{\text{ox}}}{t_{\text{ox}}} (2V_{\text{th}})^2 \left[ (q_{\text{is}} - q_{\text{id}}) + \frac{1}{2} \left( q_{\text{is}}^2 - q_{\text{id}}^2 \right) \right]$$
 (1)

where  $\mu_o$  is the low-field electron mobility,  $\varepsilon_{\rm ox}$  is the permittivity of the gate oxide, and  $V_{\rm th}={\rm kT/q}$  is the thermal voltage. The first charge term in the brackets of (1) dominates in the subthreshold region and the second charge term in the above-threshold region.  $q_{\rm is}$  and  $q_{\rm id}$  are the values of the normalized inversion sheet-charge densities calculated at the source and drain, respectively. Based on the unified normalized inversion sheet-charge density of DG MOSFETs [25], the modified one for TG FinFETs is described by the following relationship:

$$q_{\rm ix} = \text{Lambert W} \left( e^{\frac{(V_g - V_t - V_x)}{2V_{\rm th}}} \frac{e^{\frac{(V_g - V_t - V_x)}{2\eta'_{\rm TG}V_{\rm th}}}}{A + e^{\frac{(V_g - V_t - V_x)}{2\eta'_{\rm TG}V_{\rm th}}}} \right)$$
(2)

where  $V_x$  is the electron quasi-Fermi potential, which varies from the source voltage 0 to the drain voltage  $V_d$ . The first term of the Lambert W function dominates in the above-threshold

region, whereas the second term dominates in the subthreshold region. The parameter A in the Lambert W function is expressed as

$$A = 4e^{\frac{V_t + V_{fb}}{V_o}} / e^{c_1} \tag{3}$$

where  $V_o=1$  V represents a normalizing factor,  $V_{\rm fb}=\Delta\varphi-({\rm kT/q})\ln(N_A/n_i)$  is the flatband voltage,  $\Delta\varphi$  is the gate work function referenced to silicon,  $N_A$  is the doping concentration of silicon,  $n_i$  is the intrinsic carrier concentration, and  $c_1$  is a fitting parameter for adjusting the transition from the below to the above-threshold region. The parameter  $\eta'_{\rm TG}=\eta_{\rm TG}/(2-\eta_{\rm TG})$  in (2) is a mathematical correction of the subthreshold swing coefficient  $\eta_{\rm TG}$  for the TG FinFET reported in [22]. To improve the computational speed for the current calculation, we use a logarithmic approximation for the Lambert W(x) function with good accuracy for positive x [25].

In DG FinFETs, we have derived the threshold voltage from analysis in the subthreshold region using the minimum carrier sheet density  $Q_{\rm th}$  as a fitting parameter [22]. The threshold voltage  $V_t$  of the TG FinFET has been obtained by extending the DG FinFET threshold-voltage model to capture the electrostatic control of the top gate over the SCEs and using a fitting parameter that reflects the increase in the inversion carrier density in DG FinFETs needed in TG FinFETs to reach the threshold voltage [22]. However, this threshold-voltage model is not adequate to predict accurately the transfer and output characteristics of TG FinFETs since the obtained value of  $V_t$ corresponds to the onset of the inversion-channel creation, and an increase in  $V_t$  by few thermal voltages is needed to enter the strong inversion region. In this paper, we have improved our previous threshold-voltage model for both DG and TG FinFETs by deriving an analytical expression for  $Q_{\rm th}$ , leading to a threshold-voltage value that corresponds to the onset of strong inversion. The improved threshold-voltage model can be used to predict accurately the current-voltage characteristics of short-channel TG FinFETs. Starting from the strong inversion region in short-channel DG FinFETs, the normalized sheetcharge density is given in terms of the Lambert W function by

$$q_{ix1} = \text{Lambert W} \left[ \frac{qt_{\text{ox}}}{\varepsilon_{\text{ox}}} \sqrt{\frac{n_i^2 \varepsilon_{\text{Si}}}{2kTN_A}} e^{\frac{(V_g + \Delta V_t - V_{\text{fb}} - V_x)}{2V_{\text{th}}}} \right]$$
(4)

where q is the electron charge,  $\varepsilon_{\rm Si}$  is the permittivity of silicon and  $\Delta V_t$  is the threshold-voltage roll-off [23]. The above equation can be rewritten as

 $q_{ix1} = LambertW$ 

$$\times \left[ e^{\frac{1}{2V_{\rm th}} \left[ (V_g + \Delta V_t - V_{\rm fb} - V_x) + 2V_{\rm th} \ln \left( \frac{qt_{\rm ox}}{\varepsilon_{\rm ox}} \sqrt{\frac{n_i^2 \varepsilon_{\rm Si}}{2kTN_A}} \right) \right] \right]. \quad (5)$$

Equating (5) with (6)

$$q_{ix2} = \text{Lambert W} \left[ e^{\frac{1}{2V_{\text{th}}} (V_g - V_t' - V_x)} \right]$$
 (6)

we derive the threshold voltage  $V'_t$  for DG FinFETs as follows:

$$V_t' = V_{\text{fb}} - \frac{A_{1,DG}(V_{\text{bi}} + V_d) + A_{2,DG}V_{\text{bi}}}{1 - (A_{1,DG} + A_{2,DG})} + \frac{V_{\text{th}}}{1 - (A_{1,DG} + A_{2,DG})} \ln\left(\frac{Q_{\text{th}}N_A}{n_i^2W_{\text{fin}}}\right)$$
(7)

where  $V_{\rm bi}$  is the built-in potential across the source/drain junctions and  $A_{1,\rm DG}$  and  $A_{2,\rm DG}$  are the parameters expressed as a function of the device natural length and channel length [22]. The obtained minimum carrier sheet density  $Q_{\rm th}$ , which is adequate to achieve the turn-on of the strong inversion condition, is given by the following analytical expression:

$$Q_{\rm th} = \left(\frac{2V_{\rm th}}{q}\right) \left(\frac{C_{\rm ox}^2}{C_{\rm Si}}\right) \tag{8}$$

where  $C_{\rm Si} = \varepsilon_{\rm Si}/W_{\rm fin}$ . The DG FinFET  $V_t'$  model can be extended to the TG FinFET  $V_t$  model by using effective parameters capturing the electrostatic control of the top gate over the SCEs and is described by the following expression:

$$V_{t} = V_{\text{fb}} - \frac{A_{1,\text{TG}}(V_{\text{bi}} + V_{d}) + A_{2,\text{TG}}V_{\text{bi}}}{1 - (A_{1,\text{TG}} + A_{2,\text{TG}})} + \frac{kT/q}{1 - (A_{1,\text{TG}} + A_{2,\text{TG}})} \ln\left(\frac{Q_{\text{th}}N_{A}}{n_{i}^{2}W_{\text{fin}}}\right)$$
(9)

where  $Q_{\rm th}$  is given by (8). The parameters  $A_{1,{\rm TG}}$  and  $A_{2,{\rm TG}}$  are geometrical factors expressed as a function of  $\lambda_{\rm sym}$  and  $\lambda_{\rm asym}$ , representing the natural lengths of the symmetric and asymmetric DG MOSFETs constituting the TG FinFETs [22]. These two characteristic lengths are associated with the conductive path of the "virtual cathode" in the silicon channel, which is expressed as

$$\lambda_{\text{sym}} = \frac{1}{2} \sqrt{W_{\text{fin}} \left( \frac{\varepsilon_{\text{Si}}}{\varepsilon_{\text{ox}}} t_{\text{ox}} + \frac{3W_{\text{fin}}}{16} \right)}$$
 (10)

$$\lambda_{\rm asym} = \frac{1}{2} \sqrt{H_{\rm fin} \left(\frac{2\varepsilon_{\rm Si}}{\varepsilon_{\rm ox}} t_{\rm ox} + \frac{7H_{\rm fin}}{16}\right)}.$$
 (11)

The analytical expression of (8) for  $Q_{\rm th}$ , which is extracted from the analysis of the sheet-charge density in the strong inversion region, leads to a threshold-voltage value corresponding to the onset of strong inversion, and it can be used for the calculation of the current-voltage characteristics. This finding explains the much higher fitting value of  $Q_{\rm th}$ , which is required to derive the current-voltage characteristics in DG MOSFETs [23], as compared with the  $Q_{\rm th}$  value used to obtain the threshold voltage in the subthreshold region [26].

# B. CLM

When the drain-source voltage  $V_d$  is increased beyond the saturation voltage  $V_{\rm dsat} = V_g - V_t$ , a pinchoff occurs in the channel moving from the drain toward the source. This displacement, known as the CLM effect, makes the channel shorter

than the physical gate length L. The so-called electrical gate length  $L^\prime$  is given by

$$L' = L - \Delta L \tag{12}$$

where  $\Delta L$  corresponds to the gap between L and the channel pinchoff. Modifying the approach introduced in [27], we can model  $\Delta L$  as

$$\Delta L = \lambda_{\text{eff}} \ln \left[ 1 + \frac{V_{\text{deff}} - (V_g - V_t)}{V_E} \right]. \tag{13}$$

 $V_E$  is a fitting parameter, and  $\lambda_{\rm eff}$  corresponds to the effective natural length, which is the average of the two natural lengths  $\lambda_{\rm sym}$  and  $\lambda_{\rm asym}$ , given for TG FinFETs by [28]

$$\lambda_{\text{eff}} = \frac{1}{\sqrt{\left(\frac{1}{\lambda_{\text{sym}}}\right)^2 + \left(\frac{0.5}{\lambda_{\text{asym}}}\right)^2}}.$$
 (14)

In (13),  $V_{\text{deff}}$  is the effective drain voltage defined as

$$V_{\text{deff}} = (V_g - V_t)$$

$$+[V_d - (V_g - V_t) + 1] \tanh\left(\frac{V_d}{((V_g - V_t) + 1)}\right)^2$$
 (15)

which is used to avoid discontinuity at  $V_d = V_g - V_t$ . Considering the CLM effect, the drain-current equation becomes

$$I_d = 2W\mu_o \frac{\varepsilon_{\text{ox}}}{t_{\text{ox}}} \left(\frac{2kT}{q}\right)^2 \left[\frac{q_{\text{is}} - q_{\text{id}}}{L} + \frac{1}{2} \frac{q_{\text{is}}^2 - q_{\text{id}}^2}{L - \Delta L}\right]. \quad (16)$$

### C. Mobility Degradation and Series Resistance

To compare the model with simulation and experimental results, the effects of series resistance and saturation velocity due to the horizontal drain field and surface roughness scattering due to the vertical gate field were considered in the above-threshold charge term of (16). These effects are included in the electron mobility expression in terms of the normalized inversion sheet-charge density at the source  $q_{\rm is}$  given by

$$\mu = \frac{\mu_o}{1 + \theta_1 V_{\rm th} q_{\rm is}} \tag{17}$$

where  $\theta_1$  is the mobility attenuation factor of the first order. The charge  $q_{\rm is}$  given by the associated Lambert equation generates secondary nonlinear effects around threshold; therefore, it is not required to consider the attenuation coefficient of the second order in the mobility expression reported in [29]. As in a conventional long-channel device,  $\theta_1$  includes the linear mobility attenuation coefficient  $\theta_{1,0}$ , the high-field saturation velocity  $v_{\rm sat}$ , and the series resistance  $R_{\rm sd}$  through the following relation:

$$\theta_1 = \theta_{1,0} \left( 1 + \frac{\mu_o V_d}{v_{\text{sat}} (L - \Delta L)} \right) + \frac{\mu_o 2W C_{\text{ox}}}{L - \Delta L} R_{\text{sd}}. \quad (18)$$

It is mentioned that in FinFETs, the series resistance  $R_{\rm sd}$  normalized with respect to the fin width  $R_{\rm sd}W_{\rm fin}$ , was found experimentally to be independent on the fin width [30], [31].

Substituting  $\mu_o$  with  $\mu$  in (16), the final compact equation for drain current becomes:

$$I_d = 2W\mu \frac{\varepsilon_{\text{ox}}}{t_{\text{ox}}} \left(\frac{2kT}{q}\right)^2 \left[\frac{q_{\text{is}} - q_{\text{id}}}{L} + \frac{1}{2}\frac{q_{\text{is}}^2 - q_{\text{id}}^2}{L - \Delta L}\right]. \quad (19)$$

### D. QMEs

In DG FinFETs, as the silicon fin width  $W_{\rm fin}$  is scaled down to several nanometers (< 10 nm), QMEs become significant since a quantum well is formed in the fin width between the two-side oxide layers (namely a structural confinement). Advanced analytical quantum-mechanical models have been developed accounting for arbitrary silicon film thickness, frontand back-gate charge coupling, and high transverse electric field confinement [32], or by incorporating the QMEs in a surface-potential-based compact model [33]. Furthermore, in addition to quantum threshold-voltage shift due to structural confinement, the gate capacitance degradation due to OMEs was considered, resulting in an enhanced value of the gate oxide thickness, which is bias dependent through the inversion charge density [34]. Although these models give insight into QMEs, the derived equations are very complicated and not straightforward for charge-based compact modeling in nanoscale FinFETs, requiring long computation time.

In the particular case of multiple-gate MOSFETs, for a compact modeling purpose, we use a simple model for QMEs by inserting the carrier-energy quantization caused by the structural confinement, as a widening of the band gap in thin films. In DG FinFETs, the minimum energy of the first subband above the conduction band is  $E_{G1} = \hbar^2 \pi^2 / 2 m_{\rm eff} W_{\rm fin}^2$ , where  $\hbar$  is the reduced Plank's constant and  $m_{\rm eff}$  is the effective mass of electrons along the confinement direction. This correction results in an increase in the threshold voltage  $V_t$  of DG FinFETs by the following amount [35] [36]:

$$\Delta V_t^{\rm QM} = \frac{(\pi \hbar)^2}{2q m_{\rm eff} W_{\rm fin}^2}.$$
 (20)

However, the energy of the first subband depends on the number of gates and is lower in devices where the electron distribution is more symmetrical, such as the DG FinFETs [37], [38]. In TG FinFETs ( $W_{\rm fin}=H_{\rm fin}$ ), the value of  $E_{G1}$  is twice the value obtained for DG FinFETs [37]. This modification in  $E_{G1}$  introduces parameter  $\alpha$  in the increase in  $V_t$  due to QMEs as follows:

$$\Delta V_t^{\rm QM} = \alpha \frac{(\pi \hbar)^2}{2q m_{\rm eff} W_{\rm fin}^2} \tag{21}$$

where  $\alpha=1$  for DG  $(H_{\rm fin}\gg W_{\rm fin})$  and  $\alpha=2$  for TG (square cross section) FinFETs.

The application of the compact model in simulation results of FinFETs demonstrates that the simple  $V_t$  shift model due to structural confinement (21), including the second effect of biasindependent quantum degradation gate capacitance [35], [36], is sufficient to predict with good accuracy the current–voltage characteristics. The second effect arises from the quantum-mechanical distribution of the inversion charge, showing a peak

inside the substrate at some distance away from the SiO $_2$ -Si interface. This effect can be accounted for by considering two capacitance values connected in series: the oxide capacitance formed by the physical oxide layer and the capacitance developed within the average distance of  $\Delta z$  inside the silicon from the interface [35], [36]. The QME results in an enhanced value of the gate oxide thickness given by

$$t_{\rm ox}^{\rm QM} = t_{\rm ox} + \Delta z \frac{\varepsilon_{\rm ox}}{\varepsilon_{\rm Si}}.$$
 (22)

It was found that  $\Delta z$  has a constant value of about 1.2 nm derived from the difference of the average inversion layer depths [35]. The modified value of the oxide thickness causes shift of the threshold voltage by  $\Delta V_{t,\mathrm{tox}}^{\mathrm{QM}}$  calculated by replacing  $t_{\mathrm{ox}}$  with  $t_{\mathrm{ox}}^{\mathrm{QM}}$ . Thus, including the QMEs in the drain-current equation, the classical threshold voltage  $V_t$  is replaced by  $V_t^{\mathrm{QM}} = V_t + \Delta V_t^{\mathrm{QM}} + \Delta V_{t,\mathrm{tox}}^{\mathrm{QM}}$  and  $t_{\mathrm{ox}}$  with  $t_{\mathrm{ox}}^{\mathrm{QM}}$ .

### III. MODEL VALIDATION WITH SIMULATION RESULTS

Using the device simulator Silvaco (Atlas) and selecting the classical drift—diffusion approach, we have simulated the transfer and output characteristics of TG FinFETs with channel length, fin width, and fin height as parameters, satisfying the conditions  $W_{\rm fin} < 0.7$  L and  $W_{\rm fin} < H_{\rm fin}/2$  in order to achieve realistic and operational FinFETs [22], [39]. When  $W_{\rm fin}$  is much larger than  $H_{\rm fin}$  or when the top-gate oxide is much thinner than the side oxides, the FinFET can be approximately treated as a single-gate fully depleted silicon-on-insulator (SOI) MOSFET as long as the silicon fin remains fully depleted. On the other hand, when  $H_{\rm fin}$  is much larger than  $W_{\rm fin}$ , or the top-gate oxide is much thicker than the side oxides, the FinFET can be approximately treated as the DG FinFET.

We have considered the DG FinFET with parameters: fin width  $W_{\rm fin}=5$  nm, fin height  $H_{\rm fin}=30$  nm, channel length L=30 nm and equivalent gate oxide thickness  $t_{\rm ox}=1$  nm; doping concentration of the silicon channel  $N_A=1.45\times 10^{10}$  cm<sup>-3</sup>; doping concentration of the source/drain contact regions  $N_D=10^{20}$  cm<sup>-3</sup>; and a midgap metal gate with a work function of 4.71 eV. For QMEs, in Atlas 3-D simulations, the "Bohm quantum potential" (BQP) model was used with isotropic effective mass  $m_x=0.7\times m_o$ , where  $m_o$  is the free electron mass.

In order to validate the model, in simulations and for simplicity, we keep constant the electron mobility  $(\mu=200~{\rm cm^2/V\cdot s})$  and saturation velocity  $(v_{\rm sat}=10^7~{\rm cm/s}),$  whereas  $\theta_{1,0}=0$  due to the absence of surface roughness scattering. In all cases, the verification was made using the complete model, which includes the QMEs. The parameter  $\Delta z,$  characterizing the oxide thickness enhancement due to QMEs, has a constant value of 0.7 nm in all devices. We compared the drain current computed with the model and the device simulator for DG FinFETs. Figs. 2(a) and 3(a) show the transfer characteristics in semi-logarithmic and linear plots for drain voltages  $V_d=0.1$  and 1 V and the output characteristics for different  $V_g$  values, respectively, for a DG FinFET  $(\alpha=1)$  with channel  $L=30~{\rm nm},$   $H_{\rm fin}=30~{\rm nm},$  and  $W_{\rm fin}=5~{\rm nm}.$  The model current–voltage characteristics were derived using the



Fig. 2. Simulated (symbols) and modeled (solid lines): (a) Transfer characteristics in linear and semi-logarithmic representation and (b)  $g_m$  versus  $V_g$  plots of silicon DG FinFET with  $W_{\rm fin}=5$  nm,  $H_{\rm fin}=30$  nm, L=30 nm, and  $t_{\rm ox}=1$  nm.



Fig. 3. Simulated (symbols) and modeled (solid lines): (a) output characteristics and (b)  $g_d$  versus  $V_d$  plots of the silicon DG FinFET with  $W_{\rm fin}=5$  nm,  $H_{\rm fin}=30$  nm, L=30 nm, and  $t_{\rm ox}=1$  nm.

parameters:  $V_E = 0.005 \text{ V}$ ,  $R_{\rm sd} \times W_{\rm fin} = 2.5 \times 10^{-4} \Omega \cdot \text{cm}$ , and  $c_1 = 2$ . It can be seen that the model describes very well the current–voltage characteristics in all regions of operation.

In order to check further the accuracy of the drain-current model, the small-signal parameters and, particularly, the transconductance  $g_m$  and the drain conductance  $g_d$  have been examined. A comparison of the model with the simulation values of  $g_m$  for two different values of drain voltage ( $V_d=0.1$  and 1 V) is shown in Fig. 2(b), which is derived from the data in Fig. 2(a). Furthermore, a comparison of the model with the simulation values of  $g_d$  for different values of gate voltage is shown in Fig. 3(b), derived from the data in Fig. 3(a). The agreement between the simulated and modeled results of the small-signal parameters supports further the good accuracy of the proposed compact model.

The model has been validated also for a TG FinFET with fin width equal to fin height ( $H_{\rm fin}=W_{\rm fin}=20$  nm), as shown in Figs. 4 and 5, giving accurate results for both static characteristics and small-signal parameters. The



Fig. 4. Simulated (symbols) and modeled (solid lines): (a) transfer characteristics in linear and semi-logarithmic representation and (b)  $g_m$  versus  $V_g$  plots of the silicon TG FinFET with  $W_{\rm fin}=20$  nm,  $H_{\rm fin}=20$  nm, L=20 nm, and  $t_{\rm ox}=1$  nm.



Fig. 5. Simulated (symbols) and modeled (solid lines): (a) output characteristics and (b)  $g_d$  versus  $V_d$  plots of silicon TG FinFET with  $W_{\rm fin}=20$  nm,  $H_{\rm fin}=20$  nm, L=20 nm, and  $t_{\rm ox}=1$  nm.

model current–voltage characteristics were derived using the parameters:  $V_E=0.35~\rm{V},~R_{\rm sd}\times W_{\rm fin}=2.5\times 10^{-4}~\Omega\cdot \rm{cm},$   $c_1=3.$  The good agreement between model and simulated results in both weak and strong inversion regimes is evident.

The validity of the compact drain-current model including the QMEs was verified for other channel dimensions. The unified expressions for the current and charge (2) and (21), respectively, can be used to derive analytical expressions for the total charges and capacitance values at the source, drain, and gate terminals of the device. Preliminary results have shown excellent agreement of the modeled capacitance values with numerical simulations (not presented). This will be the subject of our feature work.

## IV. MODEL VALIDATION WITH EXPERIMENTAL RESULTS

The analytic drain-current model has been verified also by comparing the model with the experimental transfer and output



Fig. 6. Experimental (symbols) and modeled (solid lines): (a) transfer characteristics in linear and semi-logarithmic representation and (b)  $g_m$  versus  $V_g$  plots of silicon TG FinFET with  $W_{\rm fin}=35$  nm,  $H_{\rm fin}=65$  nm, L=60 nm, and  $t_{\rm ox}=1.7$  nm.

characteristics of TG FinFETs, fabricated at Interuniversity MicroElectronics Center (IMEC) (Leuven) on SOI wafers with 145-nm buried oxide thickness [21]. The device parameters are: channel doping concentration  $10^{15}$  cm<sup>-3</sup>, TiN/HfO<sub>2</sub> gate insulator stack with equivalent gate oxide thickness  $t_{\rm ox}=1.7$  nm, fin width  $W_{\rm fin}=35$  nm, fin height  $H_{\rm fin}=65$  nm, and channel length L=60 nm. Details for the device fabrication processes are presented elsewhere [39].

Figs. 6(a) and 7(a) present the measured transfer characteristics in linear and semi-logarithmic plots for  $V_d=0.1$  and 1 V and the output characteristics for different  $V_g$  values. Good agreement between model results and experimental measurements in all operation regimes is obtained, using fixed values for the parameters:  $c_1=3.5,\ v_{\rm sat}=0.5\times 10^7\ {\rm cm/s},\ \theta_{1,0}=0.26, V_E=0.55\ {\rm V}, \Delta\varphi=0.26\ {\rm V}, \mu_o=150\ {\rm cm}^2/{\rm V}\cdot {\rm s},$  and  $R_{\rm sd}W_{\rm fin}=3.15\times 10^{-4}\ \Omega\cdot {\rm cm}.$  Figs. 6(b) and 7(b) show the  $g_m$  versus  $V_g$  and  $g_d$  versus  $V_d$  plots, respectively, derived from the experimental data of Figs. 6(a) and 7(b). The agreement between the experimental and modeled results is good, supporting the good accuracy of the compact model.

Summarizing all model parameters used to evaluate the predictive ability of the proposed unified drain-current model, in addition to the geometrical dimensions describing the device structure (see Fig. 1), a limited number of fitting parameters  $(c_1,V_E,\mu_o,\theta_{1,0},R_{\rm sd})$  is used. Generally, by comparing the model with simulation and experimental results, we found that the parameter  $c_1$  controlling the transition from weak to strong inversion lies in the range of 2–3.5 in all devices and that  $V_E$  controlling the CLM effect takes an average value of about 0.4 V for L>30 nm and a much smaller value of about 0.005 V for  $L\leq 30$  nm due to enhanced SCEs. It is mentioned that, based on the unified drain current (21) in the above-threshold region and at low drain voltage, the classical



Fig. 7. Experimental (symbols) and modeled (solid lines): (a) output characteristics and (b)  $g_d$  versus  $V_d$  plots of silicon TG FinFET with  $W_{\rm fin}=35$  nm,  $H_{\rm fin}=65$  nm, L=60 nm and  $t_{\rm ox}=1.7$  nm.



Fig. 8. (a) Analog gain stage for assessing the proposed compact model linearity behavior (b) with typical output behavior in the frequency domain.

Y-function methodology [40] can be extended to extract the electrical parameters  $V_t$ ,  $\mu_o$ ,  $\theta_{1,0}$  and  $R_{\rm sd}$  of nanoscale TG FinFETs using the  $I_d$ – $V_g$  experimental data at low  $V_d$ . This will be the subject of our feature work. Using the extracted parameters  $V_t$ ,  $\mu_o$ ,  $\theta_{1,0}$ , and  $R_{\rm sd}$  and the channel-length-dependent parameters  $c_1$  and  $V_E$ , the transfer and output characteristics of short-channel FinFETs can be predicted with good accuracy.

# V. ASSESSING THE SYMMETRY OF THE COMPACT MODEL

An important factor of any modern compact model is its continuous behavior in all regions of operation and its symmetry around  $V_d = 0$  V. This behavior is important for analog design since it dictates the suitability of the device model for a plethora of circuit applications, which utilize the transistor in the linear region (filters, gain stages, and signal conditioning circuits). Old models (such as the BSIM model) lacked this symmetry, a limitation that was manifesting itself as an undesirable (and non physical) behavior of their intermodulation products (IM3) and an erroneous third point intercept (IIP3) estimation. Because this behavior is extremely important to any wideband system, as most of modern telecommunication standards operate, it is necessary to assess the models' linearity behavior. This is possible by implementing the circuit shown in Fig. 8(a). This includes three devices: M1 and M2 operate in saturation and form a differential stage while they produce the system-desired input gain together with the appropriate scaled resistors. While M3 is in the linear region acting as an output load (for example,



Fig. 9. IIP3 simulation response of the main and intermediation products for a sweep of input power, assessing the linearity of the model (good accordance to the IM3 slope being three times the slope of the main tones and a 9.6-dB difference of the P1dB point to the third intercept point).

the input resistance of a MOSFET-C filter), all other circuit components are of a passive nature, to ensure we assess the transistor linearity. The signal that drives the circuit consists of two sine waves of equal amplitude at two slightly different frequencies (f1 and f2). The output of this circuit is schematically shown in Fig. 8(b), where the output IM3 product tones are introduced because of the nonlinear ties of the system. Fig. 9 shows the simulated results of the output amplitude in decibels (T1 and T2 are equal due to the symmetry of the circuit and the frequency ranges used), whereas the IM3 products are also shown. The output signal shows the desired linear characteristic (until the system starts saturating, the P1dB point where the distance from the ideal response is 1 dB indicates the end of the circuit's usable range.

The IM3 products are following a linear behavior in decibels (although the devices move from weak to strong inversion) with a ratio of (exactly) 3, compared with the main products. This is the expected response of the IM3 products (and is not observable in a BSIM-based circuit), whereas third intercept point (IP3) is indeed 9.6 dB higher than the P1dB point, as it is expected. This shows that the proposed model is indeed linear for the desired simulation setup demanding such linearity.

# VI. CONCLUSION

An analytical and compact drain current-voltage model for undoped (or lightly doped) short-channel TG FinFETs, accounting for small-geometry effects and QMEs, is presented. The model is an extension of the compact model for DG FinFETs with increasing the channel width by the top-gate width and incorporating the effect of the top gate on the SCEs through the threshold-voltage modeling. The proposed model has been validated by device simulations in all regions of operation with simulated and experimental results. The symmetry of the model and its good level of accuracy make the model suitable for implementation in circuit simulation tools.

## ACKNOWLEDGMENT

The authors would like to thank N. Collaert from IMEC (Leuven) for providing the samples.

### REFERENCES

- [1] J.-T. Park and J.-P. Colinge, "Multiple-gate SOI MOSFETs: Device design guidelines," IEEE Trans. Electron Devices, vol. 49, no. 12, pp. 2222–2229, Dec. 2002.
- W. Zhang, J. G. Fossum, L. Mathew, and Y. Du, "Physical insights regarding design and performance of independent-gate FinFETs," IEEE Trans. Electron Devices, vol. 52, no. 10, pp. 2198-2206, Oct. 2005
- [3] D. Lederer, V. Kilchytska, T. Rudenko, N. Collaert, D. Flandre, A. Dixit, K. De Meyer, and J.-P. Raskin, "FinFET analogue characterization from DC to 110 GHz," Solid State Electron., vol. 49, no. 9, pp. 1488-1496, Sep. 2005.
- [4] A. Kranti and G. A. Armstrong, "Performance assessment of nanoscale double- and triple-gate FinFETs," Semicond. Sci. Technol., vol. 21, no. 4, pp. 409-421, Apr. 2006.
- [5] V. Subramanian, A. Mercha, B. Parvais, J. Loo, C. Gustin, M. Dehan, N. Collaert, M. Jurczak, G. Groeseneken, W. Sansen, and S. Decoutere, "Impact of fin width on digital and analog performances of n-FinFETs," Solid State Electron., vol. 51, no. 4, pp. 551-559, Apr. 2007.
- [6] T. Ghani, K. Mistry, P. Packan, S. Thompson, M. Stettler, S. Tyagi, and M. Bohr, "Scalling challenges and device design requirements for high performance sub-50 nm gate length planar CMOS transistors," in Proc. Symp. VLSI Technol., Jun. 2000, pp. 174-175.
- [7] X. Tang, V. K. De, and J. D. Meindl, "Intrinsic MOSFET parameter fluctuations due to random dopant placement," IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 5, no. 4, pp. 369–376, Dec. 1997. W. Xiong, J. Park, and J. Coligne, "Corner effect in multiple-gate SOI
- MOSFETs," in Proc. IEEE Int. SOI Conf., 2003, pp. 111-113.
- [9] A. Burenkov and J. Lorenz, "Corner effect in double and triple gate FinFETs," in Proc. 33rd Eur. Solid-State Device Res. Conf., 2003, pp. 135-138.
- [10] G. Pei, J. Kedzierski, P. Oldiges, M. Ieong, and E. C.-C. Kan, "Fin-FET design considerations based on 3-D simulation and analytical modelling," IEEE Trans. Electron Devices, vol. 49, no. 8, pp. 1411-1419, Aug. 2002.
- [11] H. Abd El Hamid, J. R. Guitar, V. Kilchytska, D. Flandre, and B. Iniguez, "A 3-D analytical physically based model for the subthreshold swing in undoped trigate FinFETs," IEEE Trans. Electron Devices, vol. 54, no. 9, pp. 2487–2496, Sep. 2007.
- Y. Jin, C. Zeng, L. Ma, and D. Barlage, "Analytical threshold voltage model with TCAD simulation verification for design and evaluation of tri-gate MOSFETs," Solid State Electron., vol. 51, no. 3, pp. 347-353, Mar. 2007.
- [13] A. Tsormpatzoglou, C. A. Dimitriadis, R. Clerc, G. Pananakakis, and G. Ghibaudo, "Semianalytical modeling of short-channel effects in lightly doped silicon trigate MOSFETs," IEEE Trans. Electron Devices, vol. 55, no. 10, pp. 2623-2631, Oct. 2008.
- [14] A. Kloes, M. Weidemann, D. Goebel, and B. T. Bosworth, "Threedimensional closed-form model for potential barrier in undoped FinFETs resulting in analytical equations for  $V_T$  and subthreshold slope," IEEE Trans. Electron Devices, vol. 55, no. 12, pp. 3467-3475, Dec. 2008.
- [15] G. D. J. Smit, A. J. Scholten, G. Curatola, R. van Langevelde, G. Gildenblat, and D. B. M. Klaassen, "PSP-based scalable compact FinFET model," in Proc. NSTI-Nanotech., 2007, vol. 3, pp. 520-525.
- [16] G. D. J. Smit, A. J. Scholten, N. Serra, R. M. T. Pijper, R. van Langevelde, A. Mercha, G. Gildenblat, and D. B. M. Klaassen, "PSP-based compact FinFET model describing dc and RF measurements," in IEDM Tech. Dig., 2006, pp. 1–4.
- [17] M. Tang, F. Prégaldiny, C. Lallement, and J.-M. Sallese, "Explicit compact model for ultranarrow body FinFETs," IEEE Trans. Electron Devices, vol. 56, no. 7, pp. 1543-1547, Jul. 2009.
- [18] J. Song, Y. Yuan, B. Yu, W. Xiong, and Y. Taur, "Compact modelling of experimental n- and p-channel FinFETs," IEEE Electron Device Lett., vol. 57, no. 6, pp. 1369-1374, Jun. 2010.
- [19] A. Yesayan, F. Pregaldiny, N. Chevillon, C. Lallement, and J.-M. Sallese, "Physics-based compact model for ultra-scaled FinFETs," Solid State Electron., vol. 62, no. 1, pp. 165-173, Aug. 2011.
- [20] A. Kloes, M. Weidemann, and M. Schwarz, "Analytical current equation for short channel SOI multigate FETs including 3D effects," Solid State Electron., vol. 54, no. 11, pp. 1408-1415, Nov. 2010.
- [21] R. Ritzenthaler, F. Lime, B. Iniguez, E. Miranda, F. Martinez, F. Pascal, M. Valenza, O. Faynot, and S. Cristoloveanu, in *Proc. 8th Spanish CDE*, 2011, pp. 1-4.
- N. Fasarakis, A. Tsormpatzoglou, D. H. Tassis, C. A. Dimitriadis, K. Papathanasiou, J. Jomaah, and G. Ghibaudo, "Analytical unified threshold voltage model of short-channel FinFETs and implementation," Solid State Electron., vol. 64, no. 1, pp. 34-41, Oct. 2011.

- [23] A. Tsormpatzoglou, D. H. Tassis, C. A. Dimitriadis, G. Ghibaudo, G. Pananakakis, and N. Collaert, "Analytical modeling for the current–voltage characteristics of undoped or lightly-doped symmetric double-gate MOSFETs," *Microelectron. Eng.*, vol. 87, no. 9, pp. 1764– 1768, Nov. 2010.
- [24] K. Papathanasiou, C. G. Theodorou, A. Tsormpatzoglou, D. H. Tassis, C. A. Dimitriadis, M. Bucher, and G. Ghibaudo, "Symmetrical unified compact model of short-channel double-gate MOSFETs," *Solid State Electron.*, vol. 69, pp. 55–61, Mar. 2012.
- [25] V. Hariharan, J. Vasi, and R. Rao, "A CAD-compatible closed form approximation for the inversion charge areal density in double-gate MOSFETs," *Solid State Electron.*, vol. 53, no. 2, pp. 218–224, Feb. 2009.
- [26] A. Tsormpatzoglou, C. A. Dimitriadis, R. Clerc, G. Pananakakis, and G. Ghibaudo, "Threshold voltage model for short-channel of undoped symmetric double-gate MOSFETs," *IEEE Trans. Electron Devices*, vol. 55, no. 9, pp. 2512–2516, Sep. 2008.
- [27] Y. Tsividis, Operation and Modeling of the MOS Transistor, 2nd ed. Boston, MA: McGraw-Hill, 1999.
- [28] M. V. Dunga, "Nanoscale CMOS Modeling," Ph.D. dissertation, Univ. California, Berkeley, CA, 2007.
- [29] F. Lime, B. Iniquez, and O. Moldovan, "A quasi-two— = dimensional compact drain-current model for undoped symmetric double-gate MOSFETs including short-channel effects," *IEEE Trans. Electron Devices*, vol. 55, no. 6, pp. 1441–1448, Jun. 2008.
- [30] P. Magnone, V. Subramanian, B. Parvais, A. Mercha, C. Pace, M. Dehan, S. Decoutere, G. Groeseneken, F. Crupi, and S. Pierro, "Gate voltage and geometry dependence of the series resistance and of the carrier mobility in FinFET devices," *Microelectron. Eng.*, vol. 85, no. 8, pp. 1728–1731, Aug. 2008.
- [31] A. Dixit, A. Kottantharayil, N. Collaert, M. Goodwin, M. Jurczak, and K. De Meyer, "Analysis of the parasitic S/D resistance in multiple-gate FETs," *IEEE Trans. Electron Devices*, vol. 52, no. 6, pp. 1132–1140, Jun. 2005.

- [32] L. Ge and J. Fossum, "Analytical modeling of quantization and volume inversion in thin Si-film DG MOSFETs," *IEEE Trans. Electron Devices*, vol. 49, no. 2, pp. 287–294, Feb. 2002.
- [33] D. Basu and A. K. Dutta, "An explicit surface-potential-based MOSFET model incorporating the quantum mechanical effects," *Solid State Electron.*, vol. 50, no. 7/8, pp. 1299–1309, Jul./Aug. 2006.
- [34] W. Wang, H. Lu, J. Song, S.-H. Lo, and Y. Taur, "Compact modelling of quantum effects in symmetric double-gate MOSFETs," *Microelectron. Eng.*, vol. 41, no. 10, pp. 688–692, Oct. 2010.
- [35] B. Mukhopadhyay, A. Biswas, P. K. Basu, G. Eneman, P. Verheyen, E. Simoen, and C. Claeys, "Modelling of threshold voltage and subthreshold slope of strained-Si MOSFETs including quantum effects," *Semicond. Sci. Technol.*, vol. 23, no. 9, p. 095017, Sep. 2008.
- [36] S. Bhattacherjee and A. Biswas, "Modeling of threshold voltage and subthreshold slope of nanoscale DG MOSFETs," *Semicond. Sci. Technol.*, vol. 23, no. 1, p. 015010, Jan. 2008.
- [37] S. R. N. Yun, C. G. Yu, J. T. Park, C.-W. Lee, D. Lederer, A. Afzalian, R. Yan, and J. P. Coligne, "A quantum definition of threshold voltage in MuGFETs," in *Proc. IEEE Int. SOI Conf. Proc.*, 2007, pp. 137–138.
- [38] S. R. N. Yun, C. G. Yu, J. T. Park, and J. P. Coligne, "Quantum-mechanical effects in nanometer scale MuGFETs," *Microelectron. Eng.*, vol. 85, no. 8, pp. 1717–1722, Aug. 2008.
- [39] A. Tsormpatzoglou, D. H. Tassis, C. A. Dimitriadis, M. Mouis, G. Ghibaudo, and N. Collaert, "Electrical characterization and design optimization of FinFETs with a TiN/HfO<sub>2</sub> gate stack," *Semicond. Sci. Technol.*, vol. 24, no. 12, p. 125 001, Dec. 2009.
- [40] G. Ghibaudo, "New method for the extraction of MOSFET parameters," Electron. Lett., vol. 24, no. 9, pp. 543–545, Apr. 1988.

Authors' photographs and biographies not available at the time of publication.