| 1     | Da No | CONTINUOUS INTER  Sem / Div: I D/E/F  te: 06/3/2021 Time: 9:30-11:00 am  te: Answer any 2 full questions, cho  Questions  PAR  Explain the                                                                                                         | Max Marks: 50 osing one full ques                         | SC    | 27/0<br>1-2<br>Code:1 | 8EL<br>N |        |
|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------|-----------------------|----------|--------|
| 1.1.1 | c     | Explain the operation of enhancement with a neat circuit diagram.  Explain op-amp as integrator with a Explain different input modes of an Bdc=125. Determine 1.Vce at Vine 2.Ib(min) to saturate the collector of 3. Rb(max) when Vin=8V. Vce(sat | neat circuit diagram op-amp.  tion with Rc=11             | ET a. | 6                     | L2<br>L2 | CO2    |
|       |       | Explain CMOS as inverter with                                                                                                                                                                                                                      | Rc=1kn Vout  Rc=1kn Vout  Roc=125  OR  a neat circuit dia | agra  | am                    | 8        | L2 CO: |
|       | E     | Explain the following terms w                                                                                                                                                                                                                      | ith respect to of                                         | p-ar  | mp.                   | 8        | L2 CO  |

| - baracteristics of a n                                                                                                                                                                                                     | - 8  | L  | 2 Co. |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----|-------|
| Explain the drain and transfer characteristics of a nechannel JPET with neat circuit diagram.                                                                                                                               | -    |    | 00    |
| channel IFET the cipple factor of a half-wave rectifier is                                                                                                                                                                  | \$ 5 | L  | 3 CO  |
| 1.21 and efficiency is 40.5% PART B                                                                                                                                                                                         |      |    |       |
|                                                                                                                                                                                                                             | -    | T  | 1     |
| 3 a Explain with neat circuit diagram and waveform, the working of center-tap full wave rectifier. Show that efficiency of full-wave rectifier is 81%.                                                                      |      | L  | CO    |
| b A Zener diode has a breakdown voltage of 10V. It is supplied from a voltage source varying between 20-40V in series with a resistance of 820Ω. Using an ideal Zener model, obtain the minimum and maximum Zener currents. | 1    | L  | COI   |
| e Explain the functional block diagram of 78XX series voitage regulator.                                                                                                                                                    | 6    | L2 | COI   |
| d For a n-channel JFET if $I_{DSS} = 9$ mA $V_P = -6V$ . Calculate $I_D$ at $V_{GS} = -4V$ and $V_{GS}$ at $I_D = 3$ mA.                                                                                                    | 5    | L3 | CO2   |
| OR                                                                                                                                                                                                                          |      |    |       |
| a Explain how zener diode helps in voltage regulation with neat circuit diagram                                                                                                                                             | 8    | L2 | COI   |
| b A full wave rectifier uses 2 diodes having internal resistance of $20\Omega$ each. The transformer rms secondary voltage from center to each end is 50V. Find Im, Idc, Irms, and Vdc if the load is $980\Omega$ .         | 6    | L3 | COI   |
| Explain the operation of half-wave rectifier with capacitor filter with neat circuit diagram and waveform.                                                                                                                  | 6    | L2 | COI   |
| d For a JFET I <sub>DSS</sub> = 9 mA and V <sub>GS(off)</sub> = - 8V. Determine drain current for V <sub>GS</sub> = - 4V and V <sub>GS</sub> = - 6V                                                                         | 5    | L3 | CO2   |

Prepared by: Naveena C

HOD 29/01/