# HARDWARE DESCRIPTION LANGUAGES

- HDL are used to describe the hardware for the purpose of modeling, simulation, testing, design, and documentation.
- Modeling: behavior, flow of data, structure
- <u>Simulation</u>: verification and test
- *Design*: synthesis

# Purpose of VHDL

#### Problem

- Need a method to quickly design, implement, test, and document increasingly complex digital systems
  - Schematics and Boolean equations inadequate for million-gate IC

#### Solution

- A hardware description language (HDL) to express the design
- Associated computer-aided design (CAD) or electronic design automation (EDA) tools for synthesis and simulation
- Programmable logic devices for rapid implementation of hardware
- Custom VLSI application specific integrated circuit (ASIC) devices for low-cost mass production

# Digital System Design Cycle



# Design Automation & CAD Tools

- Design Entry (Description) Tools
- Schematic Capture
- Hardware Description Language (HDL)
- Simulation (Design Verification) Tools
- Simulators (Logic level, Transistor Level, High Language Level "HLL")
- Synthesis Tools
- Test Vector Generation Tools

# VHDL: Why to use?

#### Reasons to use VHDL

- Power and flexibility
- Device-independent design
- Portability among tools and devices
- Device and tool benchmarking capability
  - VLSI ASIC migration
- Quick time-to-market and low cost (with programmable logic)

#### Problems with VHDL

- Loss of control with gate-level implementation (so what?)
- Inefficient logic implementations via synthesis (engineer-dependent)
  - Variations in synthesis quality among tools(always improving)

### History of VHDL

- Two widely-used HDLs today
- VHDL
- Verilog HDL (from Cadence, now IEEE standard)
- VHDL VHSIC Hardware Description Language

Very High Speed Integrated Circuit

## Design Flow in VHDL

- Define the design requirements
  - Describe the design in VHDL
- Top-down, hierarchical design approach
- Code optimized for synthesis or simulation
- Simulate the VHDL source code
- Early problem detection before synthesis
- Synthesize, optimize, and (place and route) the design for a device
  - Synthesize to equations and/or netlist
- Optimize equations and logic blocks subject to constraints
  - Fit into the components blocks of a given device
    - Simulate the post-layout design model
- Check final functionality and worst-case timing
- Program the device (if PLD) or send data to ASIC vendor

#### VHDL history

- Created by DOD to document military designs for portability
- IEEE standard 1076 (VHDL) in 1987
- Revised IEEE standard 1076 (VHDL) in 1993
- IEEE standard 1164 (object types standard) in 1993
- IEEE standard 1076.3 (synthesis standard) in 1996

# Digital System Design Cycle



### STYLES in VHDL

# Levels of Abstraction (Architectural Styles):

- Behavioral
- High level, algorithmic, sequential execution
  - Hard to synthesize well
- Easy to write and understand (like high-level language code)

#### Dataflow

- Medium level, register-to-register transfers, concurrent execution
  - Easy to synthesize well
- Harder to write and understand (like assembly code)

# Structural Low level, netlist, component instantiations and wiring

Trivial to synthesizeHardest to write and understand (very detailed and low level)







#### A Structural Architecture

architecture structure\_view of full\_adder is

in bit; -- inputs
out bit; -- outputs component half\_adder
port ( 11, 12: in t
Carry: out
Sum: out

out bit);

end component:
component or gate
port ( 11, 12:

out bit); in bit;

end component; signal a, b, c: bit;

U1: half\_adder U2: half\_adder U3: or\_gate

port map ( X, Y, a, b); port map ( b, Cin, c, Sum); port map (a, c, Cout);

end structure\_view,

# Boolean Equations for the Full Adder

#### $C_{out} = XY + SC_{in}$ $Sum = S \oplus C_{in}$ $S = X \oplus Y$

### The Design Entity Concept



### A Structure for the Full Adder



a, b, and c are intermediate nodes

### A Behavioral Architecture

architecture behavioral view of full adder is

begin

process

variable N: integer;

constant sum\_vector; bit\_vector (0 to 3) := "0101"; constant carry\_vector; bit\_vector (0 to 3) := "0011";

begin

. N = 0,

If X = 1' then N = N+1; end If; If Y = 1' then N = N+1; end If;

if Cin = '1' then N := N+1; end if;

Sum <= sum\_vector (N) after 20 ns;

Cout <= carry\_vector (N) after 30 ns; wait on X, Y, Cin;

end process;

end behavioral\_view;

## Combining Styles of Description

architecture mixed\_view of full\_adder is

n bit: component xor\_gate port ( 11, 12: li O: c

out bit):

end component;

signal S: bit;

begin

V1: Cout <= (X and Y) or (S and Cin) after 20 ns; V2: xor\_gate port map ( X, Y, S); V3: xor\_gate port map ( S, Cin, Sum);

end mixed\_view;

#### A Dataflow Architecture

architecture dataflow view of full adder is

signal S: bit;

begin

S <= X xor Y after 10 ns; Sum <= S xor Cin after 10 ns;

Cout <= (X and Y) or (S and Cin) after 20 ns;

end dataflow\_view;

## Function Table for the Full Adder

| outsa. | Sum  | 0 | - | · | 0 | - | 0 | 0 | -            |
|--------|------|---|---|---|---|---|---|---|--------------|
| по     | Cout | 0 | 0 | 0 | - | 0 | - | - | -            |
| 12.00  | ۸    | 0 | - | 0 | - | 0 | - | 0 | <del>-</del> |
| inone. | ×    | 0 | 0 | ~ | - | 0 | 0 | - | <del>-</del> |
|        | Cin  | 0 | 0 | o | 0 | - | - | - | -            |

# A Configuration Declaration for the Full Adder

configuration alpha of full\_adder is
for structure\_view
for U1, U2: half\_adder use
entity\_work.half\_add\_(macro4950),

end for; for U3: or gate use

entity work.or2 (cell2396);

ond for:

end for

end alpha;

# Characteristics of the Design Hierarchy

- A complete design consists of a hierarchy of interconnected design entities.
- Each design entity consists of an *entity declaration* and any one of the associated *architecture* declarations.
- All communication between design entities takes place through their interfaces.
- A design entity makes no assumptions about the context in which it is used.
- The replacement of one architecture by another (with the same functionality) will have no external effect.

#### Design Space of VHDL



#### The Design Library



library units

#### Basic Building Blocks of VHDL Descriptions Behavioral Description in VHDL Introduction to VHDL Data Flow Description in VHDL Structural Description in VHDL A First Example Objects are containers of values. There are four classes of objects in jected future values; only future values can be changed by assignment. Signals have a past history of values, a present value, and set of pro-· Variables have a single value which can be changed by assignment. · Files contain sequences of values that can be read or written. Constants have a single value that may not be changed VHDL: constants, variables, files and signals. **Objects** All objects are of some type.

### Lexical Elements

**Types** 



 The user may construct additional types using the predefined types as building blocks.



#### Logical and or nand nor not Construction Operations Arithmetic aod ren Relational ۱۱ ۸ <sup>۸</sup> пĮV

#### **Expressions**

Arithmetic

(-b + sqrt (b"2) - 4.0'a'c) / (2.0'a)

Construction

operation & register & base & displacement (day => WED, date => (July, 4, 1776))

Relational

name > "Jones" delay <= 30 ns

event.date = (November, 12, 1984)

Logical

CLOCK and not RESET

(A\_reg xor memory\_data) and B\_reg (A = 1) and B = 0) or (C = 0) and B = 1)

### Examples of Types and Objects

type tri\_value is ('0', '1', 'Z'); type system\_state is (idle, test, target, fire, evaluate); type small\_integer is range 0 to 9; type small\_real is range 0.0 to 1.0; type int\_sequence is file of integer;

signal a, b, c: bit := '0'; signal stable: tri\_value;

constant mid\_range: small\_integer := 5;

variable counter: small\_integer; variable random\_number: small\_real;

file counts: int\_sequence is "project/data/rom243";

### Examples of Types and Objects

type digit\_display Is array (1 to 20) of small\_integer; signal target count: digit display;

lype state\_descriptor is record state: system\_state;

sensors: bit\_vector (1 to 16); operational: boolean;

and record;

type state\_history is array (integer range <>) of state\_descriptor; vertable R234\_history: state\_history (0 to 2047);

R234\_history (J) := (test, X"F0FC", false);

#### when TUE to THU => staff := 10; when SAT | SUN => staff $\approx 3$ ; when MON | FRI => staff $\approx 5$ ; guess := guess + delta; guess := guess - delta; if abs (A - B) < delta then delta := delta/2.0; elsif A-B > 0.0 then Sequential Statements register := left\_shift (register); end If: while register(31) = '0' loop eise end case; case DAY exit when distance < 0.25 km; range(target) := distance; locate (target, distance); fact: for j In 2 to N loop end loop; Nfact := Nfact ; wait for 20 ms: end loop fact; Nfact : 1; end loop;

### Concurrent Statements

· The structure of a design is specified using

Component instantiation statements Generate statements Block statements

· The behavior of a design is specified using

Concurrent signal assignment statements Process statements Concurrent procedure calls Concurrent assertions

#### Statements

- Statements specify the organization and operation of a design.
- Sequential statements specify algorithms (step by step instructions).
- Concurrent statements specify

Component interconnections Hierarchical structure Regular structure Data flow or register transfer operations  Sequential statements are encapsulated in processes and subprograms for use in concurrent contexts.

#### Sequential Statements

Similiar to those in any high-level programming language:

If and case statements
Loop statements
Procedure call and return statements
Variable assignment statement
Null statement

Unique to VHDL:

Signal assignment statement Wait statement Assertion statement

### An Example of a Package

#### package tristate is

type MVL is ('0'. '1'. 'Z'. 'E'); function "and" (X, Y: MVL) return MVL; function "or" (X, Y: MVL) return MVL; function "not" (X: MVL) return MVL;

type tri\_vector is array (integer range <>) of tri\_resolve MVL; function tri\_resolve (sources: MVL\_vector) return MVL; ype MVL\_vector is array (integer range <>) of MVL; subtype byte is tri\_vector (7 downto 0);

constant high\_Z: byte; function "and" (X, Y: tri\_vector) return tri\_vector; function "or" (X, Y: tri\_vector) return tri\_vector; unction "not" (X: tri\_vector) return tri\_vector;

end tristate;

### An Example of a Package

constant high Z: byte := "ZZZZZZZZ"; function "and" (X, Y: MVL) return MVL is package body tristate is

end "and";

function "or" (X, Y: MVL) return MVL is

end "or":

end tristate;

### Concurrent Statements

source - 2v when avera X after 10 ns when C1 = 0' else Y after 7.5 ns when C2 = 0' else source when good 0.0v when poor; with transmit\_quality select Zafter 5 ns; channe! <= Result <= a xor Z after 5 ns; parity: -- inputs X, Y, Z; output Result. a <= X xor Y after 5 ns; S1 <= D1 after 10 ns, '0' after 30 ns; S2 <= delay line: for K in 1 to N generate S(K) <= S(K-1) after 100 fs; signal a: bit;  $S(0) \le X$  after 100 fs; end parity; begin end generate;

#### Library Units

entity

any common characteristics of all implementations of a device. Describes the interface with the outside world and

Describes the organization or operation of a device. architecture body

configuration

Selects design entities from a design library for component instances within an architecture.

package

Encapsulates a set of related declarations.

package body

Defines the bodies of subprograms and the values of deferred constants declared in a package.

### Interface to the System

use tristate.all;

entity micro\_system (

inout byte; DATA:

inout bit\_vector (11 downto 0); ADDR:

inout bit: in bit; ₩.: Ä

IOREQ: out bit )

end micro\_system;

#### Introduction to VHDL

#### A First Example

Basic Building Blocks of VHDL Descriptions



Structural Description in VHDL

Data Flow Description in VHDL

Behavioral Description in VHDL

## Components of the System

### use tristate.all

component clock package parts is

port (C: out bit);

component ROM end component;

ponent ROM 9 port (DATA: out byte; ADDR: in bit\_vector ( de downto 0);

CS1, CS2: In bit);

component RAM end component;

port ( DATA: Inout byte; ADDR: in bit\_vector (# downto 0);

CS1, CS2, RW: in bit);

end component;

port (P: in bit\_vector (1 to 2); SOUT: out bit\_vector (1 to 4)); component decoder

end component;

component processor
port ( DATA: inout byte; ADDR: out bit\_vector (11 downto 0);
CLOCK, INT: in bit; MEMREQ, RW: out bit; IOREQ: out bit)

end component;

end parts;

# Simple Microprocessor System



## Component Instantiation

Component Declarations

### A component instance is created by a component instantiation statement.

- Each instance is a new copy of the component, unrelated to any other instance.
- Each instance identifies the signal that is attached to each port of the component
- Unused ports may be left unconnected.

## · A component declaration defines the intertace to a subcomponent of a design.

The declaration specifies:

The direction in which data flows through each port The names and types of its ports The name of the component

# Uses of Component Instantiation

- · The designer can postpone decisions about the behavior of portions of his design during top-down decomposition.
- The designer can reuse a portion of a design that has already been created and stored in a design library.
- The design can choose either structural or functional decomposition.

# Structural Architecture for the System

architecture build1 of micro\_system is signal CL, MR: use parts.all;

bit; bit\_vector (1 to 4); signal M:

port map (DATA, ADDR, CL, INT, MR, RW, IOREQ);
port map (P(1) => ADDR (11), P(2) => ADDR (10), M);
port map (CL);
port map (DATA, ADDR (9 downto 0), MR, M(1)); begin CPU: processor DEC: decoder CLK: clock SROM: ROM

RAM\_array: for i in 2 to 4 generate

SRAM: RAM port map (DATA, ADDR (9 downto 0), MR, M(I), RW); end generate;

end build1;

# A First Example Basic Building Blocks of VHDL Descriptions Structural Description in VHDL Behavioral Description in VHDL Behavioral Description in VHDL

# General Model of Functional Devices



## A Configuration of the System

library CMOS\_A, CMOS mem;

configuration simple of byild1 is
for micro system < sucted to micro system < sucted to micro system < sucted to micro system < successor use
entity CMOS\_A.micro\_processor (UP2400);
end for;
for DEC: decoder use
entity CMOS\_A.one\_of\_four (C0901);
end for;
for CLK: clock use
entity CMOS\_A.clock (C2310);
end for;
for SROM: ROM use
entity CMOS\_mem.ROM\_1K8 (functional);
end for;

# Binding Instances to Library Units

- A design system may support any number of design libraries.
- Each component instance must be bound to an entity in some design library with a configuration specification.
- An explicit configuration specification can appear in a configuration declaration, or right after the declaration of a component.
- If no explicit configuration specification for an instance appears, then the default configuration specification takes effect.

# Tracing Signal Assignment Execution

A <= B or C after 5 ns;



# Unconditional Signal Assignment

 The simple signal assignment models a data transform in which all inputs are data inputs:

S <= intvat (J) after 5 ns, abs K after 10 ns, (L+M)/2 after 15 ns;

- The target to the left of the arrow will receive the values defined by the waveform on the right.
- Each waveform element has a value part and a delay part.
- The value is any expression of the same type as the target
- The delay is an expression of the physical type TIME. If the after clause is missing, a delay of 0 is assumed.
- All signals used in value parts are defined to be inputs.

# Uses of Simple Signal Assignment

Modeling combinational circuits:

parity <= A xor B xor C xor D;



Perity

- · Modeling asynchronous sequential circuits:
- Ok= Sinand OB;
  - OB <= R nand Q;



## Signal Assignment Execution

- A signal assignment statement executes in response to changes on its input signals.
- Each value in the waveform will be scheduled to appear on the target after the specified delay.
- If the assignment statement executes again, previously scheduled values may be overridden.
- A delay of zero represents an infinitesimally small delay signal assignment <u>never</u> takes effect immediately.

# Uses of Conditional Signal Assignment

To switch between two functions based on a single condition:

RegC <= RegA after 150 ns when A\_enable else RegB after 150 ns;

 To switch among functions when multiple control lines must be considered in some order of precedence: bus\_cycle <=
dma when dma\_req else
interrupt when interrupt\_req and not interrupt\_inhibit else
sync when ext\_sync else
instruction;

## Selected Signal Asignment

A single expression selects which of several transforms is to be applied:

 with opcode select
 result <=
 A and B when and op,
 A or B when or op,

A xor B when xor\_op,

not A when not op;

- · The expression is evaluated when any input changes.
- · The waveform associated with the value is assigned to the targel.
- Every possible value of the expression must have a corresponding waveform.



## Conditional Signal Assignment

 A series of conditions controls which of several functional transforms drives the target:

count <=
3 when A='1' and B='1' else
2 when A='1' else
1 when B='1' else
0;

- · When any input changes, the conditions are evaluated in order.
- The waveform associated with the first true condition is assigned to the target.
- The last waveform must not have a condition it is the default.

#### · Selected signal assignment models multiplexors, selectors and similiar "0100" after 12 ns when "01", "0010" after 12 ns when "10", "0001" after 12 ns when "11"; "1000" after 12 ns when "00", Output Date DEC: with P1 & P2 select Uses of Selected Signal Assignment S Office S SOUT <= Input Control SM: with system\_state select Transform Function Data target when idle | test, idle when evaluate; evaluate when fire, fire when target, Input Control next\_state <= devices: Input Date · A device with input control can be modeled with a guarded block. data <= guarded Dbus; end block latch; latch: block (load\_enable = '1') begin Modeling a Latch Latch Timing load enable: DBus

### Modeling the Shift Register

Signal GUARD

signal v: bit\_vector (1 to 4); -- represents internal storage of register block (SH = '1' and rising (CLK))

with LR & S1 & S2 select v <= guarded

v(3) when "010", v(3) when "011", Q when "100", '0' when "101", '1' when "110", v(1) when "111", v(3) when "001", \$\\ \frac{2}{2}\\ \frac{2}\\ \frac{2}\\ \frac{2}\\ \frac{2}\\ \frac{2}\\ \frac{2}\\ \frac{2}\\ \frac v(4) & v(2) &

end block shifter;

# · A block statement may have a guard expression .

- · A block statement with a guard expression implicitly declares a signal named GUARD.
- · The value of GUARD is always updated to the current value of the guard expression.
- Guarded signal assignments implicity reference signal GUARD.
- Signal GUARD may also be explicitly referenced like any other signal.

# A Synchronous Serial-Input Shift Register

Output Control



Output Data

Transform

Data

Output Control

Function

Input Cantrol

\*Q : serial input

## One Signal with Multiple Sources



#### Signal Resolution

package tristate is

type tri\_vector is array (integer range <>) of tri\_resolve MVL; function tri\_resolve (sources: MVL\_vector) return MVL; type MVL\_vector is array (integer range <>) of MVL;

end package tristate;

# Modeling Output Disconnection

- · Tristate outputs can effectively disconnect from the circuits they drive.
- · Output disconnection can be modeled indirectly by defining a data type that includes a value meaning "not driving".

type MVL (\$ (0', '1', 'Z', 'E');

### Using a "Not Driving" Value

signal common: tri\_vector (0 to 7); signal A\_data, B\_data, C\_data, D\_data: tri\_vector (0 to 7); signal A\_enable, B\_enable, C\_enable, D\_enable: MVL;

U2: block (load = '1') signal tmp: tri\_vector (0 to 7);

U1: common <= A\_data when A\_enable = '1' else "ZZZZZZZZ";

begin

tmp <= guarded B\_data; common <= tmp when B\_enable = '1' else "ZZZZZZZ";

end block U2;

U3: with C\_enable & D\_enable sefect

common <=

C\_data when "10", D\_data when "01", C\_data or D\_data when "11", "ZZZZZZZ" when "00";

#### Summary

- · Concurrent signal assignment provides data flow and register transfer level descriptive styles.
- Function control is modeled with conditional and selected signal assignment.
- · Input control is modeled with guard expressions and guarded assignment.
- · Output control can be modeled by using appropriate data types in conjunction with signal assignment statements.

### Introduction to VHDL

A First Example

Basic Building Blocks of VHDL Descriptions

Structural Description in VHDL

Data Flow Description in VHDL

Behavioral Description in VHDL

#### Signal Resolution

package body tristate is

function tri\_resolve (sources: MVL\_vector) return MVL is variable resolved\_value: MVL := 'Z';

for i In sources'range loop

if resolved\_value = 'Z' then

resolved\_value := sources(i); elsif sources (i) /= 'Z'

return 'E';

end if;

end loop;

return resolved\_value;

end tri\_resolve;

end package tristate;

# Using a "Not Driving" Value

signal common: tri\_vector (0 to 7); signal A\_data, B\_data, C\_data, D\_data: tri\_vector (0 to 7); signal A\_enable, B\_enable, C\_enable, D\_enable: MVL;

U1: common <= A\_data when A\_enable = '1' else "ZZZZZZZ";

U2: block (load = 't') eignel tmp: tri\_vector (0 to 7);

tmp <= guarded B\_data; common <= tmp when B\_enable = '1' else "ZZZZZZZZ";

end block U2:

U3: with C\_enable & D\_enable select common <=

C\_data when "10",
D\_data when "01",
C\_data or D\_data when "11",
"ZZZZZZZZ" when "00";

# Behavioral Architecture of the RAM

architecture behavioral of RAM\_1K8 is

process

subtype matrix\_item is tri\_vector (7 downto 0); type matrix is array (0 to 1023) of matrix item;

variable memory: matrix;

begin

while CS1 and CS2 = '1' loop

case RW is

when '0' => DATA <= memory(intvai(ADDR)) after 70ns;

when '1' => memory(intval(ADDR)) := DATA;

end case;

wait on CS1, CS2, DATA, ADDR, RW;

end loop; DATA <= "ZZZZZZZZ" after 55 ns;

wait on CS1, CS2;

end process;

end behavioral;

### A Package for Byte Objects

use work.tristate.all;

package byte\_objects is

type byte\_vector is array (natural range <>) of byte; type byte\_sequence is file of byte;

function read\_bytes (file\_name: string; length: natural) return byte\_vector;

end byte\_objects;

package body byte\_objects is function read\_bytes (file\_name: string; length: natural) return byte\_vector is

file data: byte\_sequence is in file\_name; variable elements: byte\_vector ( 0 to length-1);

read (data, elements (i)); tor i in elements'range loop

end for;

return elements;

end read bytes;

end byte\_objects;

# Modeling Complex Behavior

- · Concurrent signal assignment statements model simple devices whose outputs are always a function of their inputs.
- · A more general capability is required to model devices with internal (hidden) state information.
- A technique is required to describe device behavior in algorithmic (sequential) terms.
- The process statement provides a compact representation for arbitrary deterministic behavior.
- The subprogram encapsulates a sequence of sequential statements.

# Modeling A Random Access Memory

use work.tristate.ell entity RAM\_1K8

inout tri\_vector; bit vector DATA: ADDR:

CS1, CS2:

end RAM\_1KB; ΑĶ

#### Behavioral Description

- Processes are concurrent statements; function calls appear in expressions; procedure calls are sequential statements.
- · Processes and subprograms contain:
- Declarations of constants, variables, subprograms, etc.
- Sequential statements specifying how output values are computed.
- · The description contains no information about the implementation of a

#### A file type definition

Gives the file type a name

Specifies what sort of objects it contains

Implicitly declares READ and WRITE procedures

#### A file declaration

Creates an object of some file type

Associates the object with an external file

Specifies whether the file is to be read or written

#### More, More, More!

#### Generic parameters

- Guarded signals
- · Libraries and configuration
- Global signals
- User defined attributes
- Assertion of operating conditions and characteristics
- · The VHDL type model
- Signals, events and the simulation cycle
- Modeling methods

### A Self-Initializing ROM

use work.tristate.all, work.byte\_objects.all;

entity ROM 1K8

port ( DATA: out byte; ADDR: in bit\_vector (9 downto 0); CS1, CS2: In bit); end ROM\_1K8;

use work.twos\_comp.all;

architecture functional of ROM\_1K8 is

constant address\_bits: integer := 10;
constant file\_name: string := "SYS\$LOGIN:[JON.DATA]R1234";
constant ROM\_contents: byte\_vector :=
 read\_bytes (file\_name, 2\*\*address\_bits);

begin DATA <=ROM\_contents (intval ( ADDR)) when CS1&CS2 = "11" else high Z;

end functional;