# Top-Leve Entity in a simulateable model

 Is usually "empty", i.e. has no ports. Its architecture is usually the "test bench":

entity TB\_DISPLAY is end TB\_DISPLAY;

architecture TEST of TB\_DISPLAY is

- -- signal declarations
- -- component declaration(s)
- -- component instance(s)
  - -- test processes

## **Entity Declarations**

 The port list must define the name, the mode (i.e. direction) and the type of each port on the entity:

entity HALFADD is port(A,B:in bit; SUM, CARRY:out bit); end HALFADD;

entity COUNTER is port (CLK: in std\_ulogic; RESET: in std\_ulogic; Q: out integer

range 0 to 15); end COUNTER;

#### Modeling

- VHDL modules is divided into two parts
- —External view: describes the interface
- Entity declaration
- —Internal view: describes module internal implementation
- Architecture declaration

VHDL Basic Modeling Constructs

VLSI CAD
Case Western Reserve University

Dan Saab

#### Generics

• By declaring generics of type time, delays may be programmed on an instance-by-instance basis. Generics may be given a default value, in case a value is not supplied for all instances:

```
entity AN2_GENERIC is
generic (DELAY: time := 1.0 ns);
port (A,B : in std_ulogic;
Z : out std_ulogic);
end AN2_GENERIC;
architecture BEH of AN2_GENERIC is
begin
Z <= A and B after DELAY;
end A;
```

#### Generics

pass specific information into an entity.

```
entity PARITY is
generic (N : integer);
port (A : in std_ulogic_vector (N-1 downto 0);
ODD : out std_ulogic);
end PARITY;
```

 An instance of a component with generics, has a generic map declared before the port map

```
U1: PARITY

generic map (N => 8)

port map (A => DATA_BYTE,

ODD => PARITY_BYTE);
```

## **Entity Declarations**

Generics must be declared before the ports.
 They do not have a mode, they can only pass information into the entity:

```
entity AN2_GENERIC is
generic (DELAY: time := 1.0 ns);
port (A,B : in std_ulogic := '1';
    Z : out std_ulogic);
end AN2_GENERIC;
```

## **Entity Declarations**

- Each entity port acts like a signal
- visible in the architecture(s) of the entity.
- The mode (i.e.direction) of each port determines whether it may be read from or written to in the architecture:

| Write | in Arch   | No     | Yes | Yes   | Yes    |
|-------|-----------|--------|-----|-------|--------|
| Read  | in Arch i | res n  | No  | Yes Y | Yes Y  |
| Mode  | -         | _<br>_ | Out | Inout | Buffer |

### Signal declaration

- When we need to provide internal signals in an architecture body, we must define them using signal declarations
- The syntax for a signal declaration is very similar to that for a variable declaration:

signal identifier:subtype\_indication [:= expression];

 They can be used by processes within the architecture body but are not accessible outside

#### **Declarations**

- Declarations may typically be any of the following:
- type, subtype,
- signal, constant,file, alias,
- component, attribute,
- function, procedure,
- configuration specification.
   Items declared in an
- architecture are visible in any process or block within it.
- architecture TB of TB\_CPU is
  component CPU\_IF
  port -- port list
  end component;
  signal CPU\_DATA\_VALID: std\_ulogic;
  signal CLK, RESET: std\_ulogic := '0';
  constant PERIOD: time := 10 ns;
  constant MAX\_SIM: time := 50 \*
  PERIOD;
  begin
  -- concurrent statements
  end TB;

#### Architecture

- The internal operation of a module is described by an architecture body.
- These operations are applied to values on input ports
- generates values to be assigned to output ports.
- Syntax:

architecture identifier of entityname is block declarative\_item; begin concurrent statement end architecture identifier;

 Entity name specifies which module has its operation described by this architecture body.

### **Entity Declarations**

 An entity may also contain declarations. Items declared are visible within the arhitecture(s) of the entity.

```
entity ROM is

port ( address: in std ulogic vector(14 downto 0);

data : out std ulogic vector(7 downto 0);

enable : in std ulogic);

subtype inst_byte is bit vector(7 downto 0);

type romst is array (0 to 2**14 - 1) of inst_byte;

constant program : romst :=( X"32", X"3F", X"03", -- LDA 3F03 X"71", X"23", -- BLT 23 ... );

end entity ROM;
```

### Signal declaration

 A signal which is driven by more than one process, concurrent statement or component instance, must be declared with a resolved type, e.g. std\_logic or std\_logic\_vector:

```
architecture COND of TRI_STATE is
signal TRI_BIT: std_logic;
begin

TRI_BIT <= BIT_1 when EN_1 = '1'
else 'Z';

TRI_BIT <= BIT_2 when EN_2 = '1'
else 'Z';
end COND;</pre>
```

### Signal declaration

 During elaboration, each signal is set to an initial value. If a signal is not given an explicit initial value, it will default to the leftmost value ('left) of its declared type:

signal I: integer range 0 to 3;

-- I will initialise to 0

signal X : std\_logic;

-- X will initialise to 'U'

## Signal declaration

```
entity acell is port ( al, a2, b1, b2 : in bit := '1'; y : out bit);
                                                                                                                                                                                                    architecture primitive of acell is signal z1, z2: bit; signal z3: bit;
                                                                                                                                                                                                                                                                                                                                                                                   end architecture primitive;
                                                                                                                                                                                                                                                                                             z1 <= a1 and a2;
z2 <= b1 and b2;
                                                                                                                                                                                                                                                                                                                                         z3 <= z1 or z2;
                                                                                                                                                                                                                                                                                                                                                                  y<=not z3;</pre>
                                                                                                                                                                end entity acell;
                       port (al, a2, bl, b2: in bit := '1'; y: out bit);
                                                                                                                                                                                                                                                                                                            z2 <= bl and b2;
                                                                                                                                                                      andgatea: process (al, a2) is
                                                                                                                                                                                                                                            end process andgatea;
andgateb process (bl, b2) is
                                                                                                                                                                                                                                                                                                                                                                                                z3 <= z1 or z2;
                                                                                                                                                                                                                                                                                                                               end process andgateb; orgate: process (z1, z2) is
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             end architecture primitive;
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       y<=not 23;
                                                                                                                                                                                                                                                                                                                                                                                                                     end process orgate;
inv: process (z3) is
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            end process inv;
                                          and entity acell;
entity acell is
```

# Concurrent Statements

- They describe the module's operation.
- They can be activated and perform their actions concurrently.
- Order is not important
  - Example:

```
architecture EX1 of CONC is signal Z, A, B, C, D: integer; begin D <= A + B; Z <= C + D;
```

signs Equivalent begin

architecture EX2 of CONC is signal Z, A, B, C, D: integer; begin Z <= C + D;

The following code checks that an active low static ram write strobe (ramwe) pulse meets the minimum width requirements and will report any violation:

```
ram_we_check: PROCESS
BEGIN

-- wait until end of write pulse

WAIT UNTIL (ramwe'EVENT AND ramwe='1');

-- check ramwe stable for time Twe
IF (NOT(ramwe'DELAYED'STABLE(Twe))) THEN
ASSERT false REPORT "RAM: Min write strobe width violation"
SEVERITY error;
END IF;

END IF;
```

Note that the ramwe signal is not directly tested for stability, instead the 'DELAYED attribute is used to delay it by 1 delta period, otherwise the 'STABLE attribute always returns false since there is an event on ramwe in the current delta period.

# Example: Setup time check



```
signal clk std ulogic;
...
if clk'event and (clk = '1' or clk = 'H')
and (clk'last_value = '0' or clk'last_value = 'L') then
assert d'last_event >= Tsetuptime
report "Timing error: d changed within setup time of clk";
end if;
```

- How can you check the pulse width?
- How can you check the clock frequency?

# Signal Attributes: Signal S; interval T:

- S'active
- True if there is a transaction on S in the current simulation cycle, false otherwise.
- S'last event
- Time interval since last event on S.
- S'last\_active
- Time interval since last transaction on S.
- S'last\_value
- S value just before last event on S.

# Signal Attributes: Signal S; interval T:

- S'delayed(T)
- A signal that takes on the same values as S but is delayed by time T.
- S'stable(T)
- A Boolean signal that is true if there has been no event on S in the time interval T up to the current time, otherwise false.
- S'quiet(T)
- A Boolean signal that is true if there has been no transaction on S in the time interval T up to the current time, otherwise false.
- S'transaction
- A signal of type bit that changes value from '0' to '1' or vice versa each time there is a transaction on S.
- Sevent
- if there is an event on S in the current simulation cycle, false otherwise.

#### Architecture

processes or other mix of component An architecture can contain any statements: concurrent instances,

```
component DFF port (CLK, D: in std_ulogic;
                                                                                                                                   UUT: DFF port map (CLK, D, Q);
                                                                                      signal CLK, D, Q: std_ulogic:='0';
                                                                                                                                                           CLK <= not (CLK) after 25 ns;
                                           Q : out std_ulogic);
architecture TEST of TB_DFF is
                                                                                                                                                                                                                                                                                                                                           end process STIMULUS;
                                                                                                                                                                                                                                                                         wait for 100 ns;
                                                                                                                                                                                 STIMULUS: process
                                                                                                                                                                                                                             wait for 50 ns;
                                                                                                                                                                                                                                                                                                                      wait for 50 ns;
                                                                                                                                                                                                                                                   D <= '1';
                                                                                                                                                                                                                                                                                               D <= '0';
                                                                   end component;
```

# Flip-flop data hold

```
-- ..otherwise, set q unknown
                                                                                                                                                                                                                                                                                                   ASSERT false REPORT "FF: Data hold violation"
                                                                                                                                                                                                                     -- .. set q output to d.
                                                                                                           -- wait hold time
                                                                                                                                    -- check d has been stable for time Thld
                                                                             WAIT UNTIL (CIK'EVENT AND CIK='1');
                                                    -- wait until a clock rising edge
                                                                                                                                                                                         IF (d'STABLE(ThId)) THEN
                                                                                                                                                                                                                                                                                                                                 SEVERITY error;
                                                                                                        WAIT FOR (Thld);
                                                                                                                                                                                                                                                                        d <= 'X';
flip_flop: PROCESS
                                                                                                                                                                                                                         d <= d;
```

END PROCESS flip\_flop;

### Flip-flop data setup

```
-- ..otherwise, set q unknown
                                                                                                                                                                                                                                                          ASSERT false REPORT "FF: Data setup violation"
                                                                                                                                                                                                                                                                                                                                                                                                           -- .. otherwise, no change in q
                                                       IF (cIk'EVENT AND cIk='1') THEN -- on clock rising edge...
                                                                                                                                                                       -.. set q output to d..
                                                                                                             - check d has been stable for time Tsu
                                                                                                                                         IF (d'STABLE(Tsu)) THEN
                                                                                                                                                                                                                                                                                      SEVERITY error;
                                                                                                                                                                                                                                q <= 'X';
                                                                                                                                                                          d \leftarrow d;
flip_flop: PROCESS (clk)
                                                                                                                                                                                                                                                                                                                                                                                                                                                               END PROCESS flip_flop;
                                                                                                                                                                                                                                                                                                                                                                                                               d <= d;
```

#### Flip-flop

```
-- ..otherwise, no change in q
                                                      IF (clk'EVENT AND clk='1') THEN -- on clock rising edge...
                                                                                      -- ..set q output..
flip_flop: PROCESS (clk)
                                                                                                                                                                                                END PROCESS flip_flop;
                                                                                                               ELSE
```

### Clock generation

clock: process (clk) is clk <= '1' after end process clock; Tpw, '0' after if clk = '0' then 2\*Tpw; end if;

assignment statement More than one signal for a given signal

```
when '0' => z <= a after
                                                                                             when '1' =>z <= b after
mux:process (a, b, sel) is
                                                                                                                                                         end process mux;
                                    case sel is
                                                                                                                                     end case;
                                                                                                                delay2;
                                                                          delay1;
```

# Signal Assignment

#### Example:

- -- signal y is to take on the new value at a time 5 ns
- later than that at which the statement executes.
  - y<= not z1 after 5 ns;
- '1' at that time, then the signal y will take on the value '0' at time 55 if this assignment is executed at time 50 ns, and z1 has the value
- The execution of assignment schedules a transaction for the signaly which consists of the new value ('0') and the simulation time (55ns) at which it is to be applied.
- Many transactions may be scheduled for a signal.

### Signal declaration

- This signal assignment schedule a number of transactions for signal clk
- Delays are measured from the current time clk <= '1' after Tpw, '0' after 2\*Tpw;
- Assume
- statement execute at time 40 ns
  - value of clk at time 40 ns is '0'
- Tpw is a contant 10 ns
- Two transactions are scheduled:
  - one for time 50 ns to set clk to '1',
- and a second for time 60 ns to set clk to '0'.

## Signal Assignment

- Provides a new value for a signal
- The new value is determined by evaluating an expression
- Determine when the signal take on the new value (when events occur over time)
- · This is fundamental to modeling hardware

#### Syntax:

label : name <= delaymechanism waveform;

waveform (expression [after time expression] ) { ,... }

#### Examples

#### An Adder:

nalfadd : process is begin

sum <= a xor b after Tpd; carry <= a and b after Tpd; wait on a, b; end process halfadd;

#### Equivalent Adder:

#### halfadd : process (a, b) is begin sum <= a xor b after Tpd; carry <= a and b after Tpd; end process halfadd;

### Wait Statements

- specify when processes respond to changes in signal values
- wait statement causes a process to suspend execution.
- The sensitivity clause, condition clause and timeout clause specify when the process is subsequently to resume execution.
  - A wait statement is a sequential statement with the following syntax rule:

label: wait on signal name until BooleanExpression for TimeExpression

### DFF: Example

```
entity DFF is

port ( D : in bit; clk: in bit; clr: in bit; Q : out bit);
end entity DFF;
architecture behavioral of DFF is
begin
State_change : process (clk, clr) is
begin
if clr='1' then
Q <= '0' after 2 ns;
elsif clk'event and clk = '1' then
Q <= D after 2 ns;
end if;
end process state_change;
end architecture behavioral;
```

#### Delta delays

- Executing a signal assigment statement without delay specification
- the signal value does not change as soon as the signal assignment statement is executed.
- the assignment schedules a transaction for the signal, which is applied after the process suspends.
- Process does not see the effect of the assignment until the next time it resumes.
   No zero delay in VHDL
   A <= '1';</li>
   if A = '1' then

# Next time: Delay Mechinsm

# Wait suspending a process for the remainder of the simulation

```
testbench: process is
begin
test0 <= '0' after 10 ns, '1' after 20 ns,
'0' after 30 ns, '1' after 40 ns;
test1 <= '0' after 10 ns, '1' after 30 ns;
wait;
end process testbench;
```

#### wait

### condition clause in a wait

Wait can have sensitivity as

well as condition

```
clock:process is
Begin
  clk <= '1' after Tpw, '0' after 2*Tpw;
  wait until clk = '0';
end process clock;</pre>
```

clock: process is Begin

clk <= '1' after Tpw, '0' after 2\*Tpw; wait for 2\*Tpw;

end process clock;

### suspend until trigger changes to '1' or until 1 ms of simulation time has elapsed wait until trigger = '1' for 1 ms;

-- condition (reset='0') is only tested when -- an event occurs on clk

wait on clk until reset = '0';

# Wait: Change sensitivity variables

```
port (a, b, sel in bit;z out bit);
                                                                                                                                                                                                                z <= a after propdelay;
                                                                                                                                                                                                                                                                              z <= b after propdelay;
                                                              architecture behavioral of mux2 is
                                                                                   constant propdelay time := 2 ns;
                                                                                                                                                                                                                                                                                                                                                                   end architecture behavioral;
                                                                                                                                                                                                                                       wait on sel, a;
                                                                                                                                                                                                                                                                                                      wait on sel, b;
                                                                                                                                                                                                                                                                                                                                              end process slick mux
                                                                                                                                                                                          when '0' =>
                                                                                                                           slick mux process is
                                                                                                                                                                                                                                                          when '1' =>
                                                                                                                                                                      case sells
                                                                                                                                                                                                                                                                                                                         end case;
                                         end entity mux2;
entity mux2 is
```