

## MIPS64

#### **INTRODUCTION**

Ernesto Sanchez sanchez@cad.polito.it

CAD GROUP www.cad.polito.it



#### **Outline**

MIPS64: Introduction

Assembler programs: How to Write

WinMIPS64 the initial glance





## ERS-7 Specifications (aibo)

**CPU** 

**CPU** clock speed

RAM

Program media

Moveable parts







64-bit RISC Processor

576 MHz

64 MB

Dedicated AIBO robot "Memory

Stick™" media

Head - 3 degrees of freedom

Mouth - 1 degree of freedom

Legs - 3 degrees of freedom x 4

Ears - 1 degree of freedom x 2

Tail - 2 degrees of freedom

(Total 20 degrees of freedom)





## **Data Types**

- Byte (8 bits)
- Half Words (16 bits)
- Words (32 bits)
- Double Words (64 bits)
- 32-bit single precision floating-point
- 64-bit double precision floating-point



## **Addressing Modes**

- Uses 16 bit Field
- Immediate
  - DADDIU R1, R2, #32

DADDIU R1, R0, #32



## **Addressing Modes**

- Displacement
  - LD R1, 30(R2)

$$R2 = XX$$

$$R1 \leftarrow MEM[R2 + 30]$$









#### **Instruction Format**

 A CPU instruction is a single 32-bit aligned word

31 INSTRUCTION

- The CPU instruction formats are:
  - Immediate
  - Register
  - Jump



## Instruction Format – Immediate

I – type instruction

| 6      | 5  | 5  | 16        |
|--------|----|----|-----------|
| OPcode | Rs | Rt | Immediate |

| Field     | Description                                                                                                                                                                   |  |  |  |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| opcode    | 6-bit primary operation code                                                                                                                                                  |  |  |  |
| Rs        | 5-bit specifier for the source register                                                                                                                                       |  |  |  |
| Rt        | 5-bit specifier for the target (source/destination) register                                                                                                                  |  |  |  |
| Immediate | 16-bit signed <i>immediate</i> used for logical operands, arithmetic signed operands, load/store address byte offsets, and PC-relative branch signed instruction displacement |  |  |  |



## Instruction Format – Register

#### ■ R – type instruction

| 6      | 5  | 5  | 5  | 5  | 6        |
|--------|----|----|----|----|----------|
| OPcode | Rs | Rt | Rd | Sa | Function |

| Field    | Description                                                                      |
|----------|----------------------------------------------------------------------------------|
| opcode   | 6-bit primary operation code                                                     |
| Rd       | 5-bit specifier for the destination register                                     |
| Rs       | 5-bit specifier for the source register                                          |
| Rt       | 5-bit specifier for the target (source/destination) register                     |
| Sa       | 5-bit shift amount                                                               |
| Function | 6-bit function field used to specify functions within the primary opcode SPECIAL |



## Instruction Format – Jump

#### ■ J – type instruction

6 26

OPcode Offset added to PC

| Field  | Description                                                                                   |  |
|--------|-----------------------------------------------------------------------------------------------|--|
| opcode | 6-bit primary operation code                                                                  |  |
| Offset | 26-bit index shifted left two bits to supply the low-order 28 bits of the jump target address |  |



#### **INSTRUCTION SET**

- Grouped By Function
  - Load and store
  - ALU operations
  - Branches and Jumps
  - Floating Point
  - Miscellaneous

Each instruction is 32 bits long



#### **Load and Store**

- MIPS processors use a load/store architecture
- Main memory is accessed only through load and store instructions



## Load and Store – Examples

LD load double word

LD R1, 28(R8) ;R1  $\leftarrow$  MEM[R8 + 28]

LB load Byte

LB R1, 28(R8) ;R1  $\leftarrow$  ([MEM[R8 + 28]]<sub>7</sub>)<sup>56</sup> ## MEM[R8 + 28]

LBU load Byte unsigned

LBU R1, 28(R8) ;R1  $\leftarrow$  0<sup>56</sup> ## MEM[R8 + 28]



## Load and Store – Examples

L.S load FP Single

L.S F4, 46(R5) ;F4  $\leftarrow$  MEM[R5 + 46] ## 0<sup>32</sup>

L.D load FP Double

L.D F4, 46(R5); F4  $\leftarrow$  MEM[R5 + 46]

SD Store Double

SD R1, 28(R8) ; MEM[R8 + 28]  $\leftarrow$  R1

# 4

## Load and Store – Examples

SW Store Word

SW R1, 28(R8) ; MEM[R8 + 28]  $\leftarrow_{32}$  R1 LSB

SH Store Half Word

SH R1, 28(R8) ; MEM[R8 + 28]  $\leftarrow$  16 R1 LSB

SB Store byte

SB R1, 28(R8) ; MEM[R8 + 28]  $\leftarrow_8$  R1 LSB



## Load and Store – Examples

S.S Store FP Single

S.S F4, 28(R8)  $; MEM[R8 + 28] \leftarrow_{32} F4_{63..32}$ 

S.D Store FP Double

S.D F4, 28(R8) ; MEM[R8 + 28]  $\leftarrow$  F4



## **ALU** operations

- All operations are performed on operands held in processor registers
- Instruction types
  - Immediate and Three-Operand Instructions
  - Two-Operand Instructions
  - Shift Instructions
  - Multiply and Divide Instructions
- 2's complement arithmetic
  - Add
  - Subtract
  - Multiply
  - Divide



#### ALU - Examples

DADDU

Double Add unsigned

DADDU R1,R2,R3

;R1 ← R2 + R3

DADDUI Double Add Unsigned Immediate

DADDUI R1,R2,#74 ;R1 ← R2 + 74

LUI Load Upper Immediate

LUI R1,0x47 ;R1  $\leftarrow$  0<sup>63..32</sup> ## 0x47 ## 0<sup>15..0</sup> DADDUI R1,R1,0x13 ;R1  $\leftarrow$  R1 + 0x13

;R1 ← 0x4713



## ALU – Examples

DSLL Double Shit left logical

```
DSLL R1,R2,\#3; R1 \leftarrow R2 <<3
```

SLT Set Less than

```
SLT R1,R2,R3 ; IF (R2 < R3) R1 \leftarrow 1 ; ELSE R1 \leftarrow 0
```



## Branch and Jump

- PC-relative conditional branch
- Absolute (register) unconditional jump
- A set of procedure calls that record a return link address in a general register



## Branch and Jump – Examples

J Unconditional Jump

J name ; PC ← name

JAL Jump and Link

JAL name ;R31 ← PC+4; PC ← name

JALR Jump and Link Register

JALR R4 ; R31  $\leftarrow$  PC+4; PC  $\leftarrow$  R4



## Branch and Jump – Examples

JR Jump Register

JR R3 ; PC ← R3

BEQZ Branch Equal Zero

BEQZ R4, name ; IF (R4 = 0) then PC  $\leftarrow$  name

BNE Branch Not Equal

BNE R3,R4,name ;IF (R3 != R4) then PC  $\leftarrow$  name



#### Miscellaneous

MOVZ Conditional Move if Zero

MOVZ R1,R2,R3 ; IF (R3 = 0) then R1  $\leftarrow$  R2

NOP No Operation

NOP ; It means SLL R0, R0, 0



## Floating Point

- The FPU instructions include almost the same instructions types:
  - Data Transfer Instructions
  - Arithmetic Instructions
  - Conditional Branch Instructions
  - Miscellaneous Instructions









#### WinMIPS64 the initial Glance

- Assembler Directives:
  - .data start of data segment
  - .text start of code segment
  - .code start of code segment (same as .text)
  - .org <n> start address
  - .space <n> leave n empty bytes
  - asciiz <s> enters zero terminated ascii string
  - .ascii <s> enter ascii string
  - .align <n> align to n-byte boundary



#### WinMIPS64 the initial Glance

- Assembler Directives:
  - .word <n1>,<n2>.. enter word(s) of data (64-bits)
  - .byte <n1>,<n2>.. enter bytes
  - .word32 <n1>,<n2>.. enter 32 bit number(s)
  - .word16 <n1>,<n2>.. enter 16 bit number(s)
  - .double <n1>,<n2>.. enter floating-point number(s)

where <n> denotes a number like 24, <s> denotes a string like "fred"

<n1>,<n2>.. denotes numbers seperated by commas.



#### Load and store

- lb load byte
- Ibu load byte unsigned
- sb store byte
- Ih load 16-bit half-word
- Ihu load 16-bit half word unsigned
- sh store 16-bit half-word
- lw load 32-bit word
- lwu load 32-bit word unsigned
- sw store 32-bit word
- Id load 64-bit double-word
- sd store 64-bit double-word
- I.d load 64-bit floating-point
- s.d store 64-bit floating-point



## **ALU** operations

- daddi add immediate
- daddui add immediate unsigned
- andi logical and immediate
- ori logical or immediate
- xori exclusive or immediate
- lui load upper half of register immediate



#### **Branches and Jumps**

- j jump to address
- jr jump to address in register
- jal jump and link to address (call subroutine)
- jalr jump and link to address in register (call subroutine)
- beq branch if pair of registers are equal
- bne branch if pair of registers are not equal
- beqz branch if register is equal to zero
- bnez branch if register is not equal to zero



## Floating Point

- add.d add floating-point
- sub.d subtract floating-point
- mul.d multiply floating-point
- div.d divide floating-point
- mov.d move floating-point



#### Miscellaneous

- movz move if register equals zero
- movn move if register not equal to zero
- nop no operation

# A

#### A naive example



#### References

- MIPS64<sup>™</sup> Architecture For Programmers: Introduction to the MIPS64<sup>™</sup> Architecture.
   Vol I, II, III. MIPS Technologies, Inc.
- Computer Architecture: A quantitative approach. Hennessy, Patterson. 4<sup>rd</sup> Edition. 2006. Ed. Morgan Kaufmann
- WinMIPS64, Mike Scott.
   http://www.computing.dcu.ie/~mike/winmips
   64.html

