#### NOTICE REGARDING QUALCOMM ATHEROS, INC.

Effective June 2016, Qualcomm Atheros, Inc. (QCA) transferred certain of its assets, including substantially all of its products and services, to its parent corporation, Qualcomm Technologies, Inc. Qualcomm Technologies, Inc. is a wholly-owned subsidiary of Qualcomm Incorporated. Accordingly, references in this document to Qualcomm Atheros, Inc., Qualcomm Atheros, Atheros, QCA or similar references, should properly reference, and shall be read to reference, Qualcomm Technologies, Inc.





Qualcomm Atheros, Inc.



# **IPQ4018 Access Point SoC**

# **Device Specification**

80-Y9347-18 Rev. G May 16, 2016

#### Confidential and Proprietary - Qualcomm Atheros, Inc.

**NO PUBLIC DISCLOSURE PERMITTED:** Please report postings of this document on public servers or websites to: DocCtrlAgent@qualcomm.com.

**Restricted Distribution:** Not to be distributed to anyone who is not an employee of either Qualcomm Atheros, Inc. or its affiliated companies without the express approval of Qualcomm Configuration Management.

Not to be used, copied, reproduced, or modified in whole or in part, nor its contents revealed in any manner to others without the express written permission of Qualcomm Atheros, Inc.

Qualcomm VIVE is a product of Qualcomm Atheros, Inc. Other Qualcomm products referenced herein are products of Qualcomm Atheros, Inc. or Qualcomm Technologies, Inc. or its other subsidiaries.

Qualcomm and VIVE are trademarks of Qualcomm Incorporated, registered in the United States and other countries. All Qualcomm Incorporated trademarks are used with permission. Other product and brand names may be trademarks or registered trademarks of their respective owners.

This technical data may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited.

Qualcomm Atheros, Inc. 1700 Technology Drive San Jose, CA 95110 U.S.A.

# **Revision history**

| Revision | Date          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|----------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| А        | May 2015      | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| В        | July 2015     | <ol> <li>Section 3 "Electrical Specifications": New.</li> <li>Figure 4-3 and Table 4-2: Add Package B outline drawing.</li> <li>Section 4.5 "Thermal Characteristics": New</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| С        | August 2015   | 1. Table 4-5 "Thermal Resistance": Update qJB and qJC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| D        | November 2015 | Introduction  IPQ4018 general description: revised functional block diagram  IPQ4018 features: revised CPU clock, Flash memory, Network subsystem, High-speed interfaces  Pin Definitions  DDR3L: revised DDR_DQ[x] and DDR_BA[x] functional description  Front-end: revised RBIAS functional description  PSGMII: added CLK25M_O voltage, revised PSGMII_SON, PSGMII_SOP, PSGMII_SIN, PSGMII_SIP functional description  GPIO interface: removed smart_ant0,smart_ant1, smart_ant2 and smart_ant3; revised GPIO52, GPIO63 type and functional description  Electrical Specifications  Recommended operating conditions: updated operating temperature  Power sequencing: added power-on sequence  Digital characteristics: added digital I/O characteristics for 3.3 V IO and DDR3 PAD  Timing characteristics: added timing diagram conventions and rise and fall time specifications  Memory support: added DDR  Connectivity: added USB, UART, I2C, I2S, SPI (master), PSGMII  Radio characteristics: added Rx characteristics and Tx characteristics  Power consumption: added power consumption  Mechanical Information  Device ordering information: updated ordering numbers  Thermal characteristics: updated thermal characteristics  Part reliability  Reliability qualification summary: added silicon reliability results and package reliability results |  |  |  |
|          |               | <ul> <li>Qualification sample description: added chip characteristics</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| E        | December 2015 | Electrical Specifications  ■ Tx Characteristics: revised Tx characteristics  ■ Power consumption: revised power consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |

| Revision | Date     | Description                                                            |  |  |  |  |
|----------|----------|------------------------------------------------------------------------|--|--|--|--|
| F        | May 2016 | Electrical Specifications                                              |  |  |  |  |
|          |          | ■ Chapter 3.2.1 Crystal: updated crystal accuracy                      |  |  |  |  |
|          |          | ■ Chapter 3.6.1 DDR: updated differential input cross point voltage    |  |  |  |  |
|          |          | ■ Table 3-6 Digital I/O characteristics for 3.3 V IO: added GPIO drive |  |  |  |  |
|          |          | ■ strength                                                             |  |  |  |  |
|          |          | Mechanical Information                                                 |  |  |  |  |
|          |          | ■ Table 4-4 IPQ4018 order numbers: updated ordering numbers            |  |  |  |  |
| G        | May 2016 | CPU frequency changed to 716.8 MHz                                     |  |  |  |  |
|          |          | DDR frequency changed to 537.6 MHz                                     |  |  |  |  |
|          |          | Chapter 4.2 Part marking: changed marking                              |  |  |  |  |



# **Contents**

| 1 | Intr | oduction                                | 9    |
|---|------|-----------------------------------------|------|
|   | 1.1  | IPQ4018 general description             | 9    |
|   | 1.2  | IPQ4018 features                        |      |
|   | 1.3  | Terms and abbreviations                 |      |
|   | 1.4  | Special marks                           |      |
| 2 | Pin  | Definitions                             | . 13 |
|   | 2.1  | IPQ4018 pin map                         | . 13 |
|   | 2.2  | I/O parameter definitions               |      |
|   | 2.3  | Pin descriptions                        | . 16 |
|   |      | 2.3.1 Clock, power, and reset           | . 16 |
|   |      | 2.3.2 5 GHz radio                       | . 17 |
|   |      | 2.3.3 2 GHz radio                       | . 18 |
|   |      | 2.3.4 DDR3L                             | . 19 |
|   |      | 2.3.5 USB 3.0 and 2.0                   | . 21 |
|   |      | 2.3.6 Front-end                         | . 21 |
|   |      | 2.3.7 PSGMII                            | . 21 |
|   |      | 2.3.8 GPIO interface                    | . 22 |
|   |      | 2.3.9 Boot configuration                | . 25 |
| 3 | Ele  | ctrical Specifications                  | . 26 |
|   | 3.1  | Absolute maximum ratings                | . 26 |
|   | 3.2  | Recommended operating conditions        | . 26 |
|   |      | 3.2.1 Crystal                           | . 28 |
|   | 3.3  | Power sequencing                        | . 29 |
|   | 3.4  | Digital characteristics                 | . 30 |
|   | 3.5  | Timing characteristics                  | . 32 |
|   |      | 3.5.1 Timing diagram conventions        | . 32 |
|   |      | 3.5.2 Rise and fall time specifications | . 33 |
|   | 3.6  | Memory support                          | . 33 |
|   |      | 3.6.1 DDR                               | . 33 |
|   | 3.7  | Connectivity                            | . 34 |
|   |      | 3.7.1 USB interfaces                    | . 34 |
|   |      | 3.7.2 High-speed UART interface         | . 34 |

(3)

|   |     | 3.7.3 I <sup>2</sup> C interface                |
|---|-----|-------------------------------------------------|
|   |     | 3.7.4 I <sup>2</sup> S interface                |
|   |     | 3.7.5 Serial peripheral interface (master only) |
|   |     | 3.7.6 PSGMII Interface                          |
|   | 3.8 | Radio characteristics                           |
|   |     | 3.8.1 Rx characteristics                        |
|   |     | 3.8.2 Tx Characteristics                        |
|   | 3.9 | Power consumption                               |
| 4 | Med | chanical Information46                          |
|   | 4.1 | Device physical dimensions                      |
|   | 4.2 | Part marking                                    |
|   | 4.3 | Device ordering information                     |
|   | 4.4 | Device moisture-sensitivity level               |
|   | 4.5 | Thermal characteristics                         |
| 5 | Car | rier, Storage, and Handling54                   |
|   | 5.1 | Carrier                                         |
|   |     | 5.1.1 Tape and reel information                 |
|   |     | 5.1.2 Matrix tray information                   |
|   | 5.2 | Storage                                         |
|   |     | 5.2.1 Bagged storage conditions                 |
|   |     | 5.2.2 Out-of-bag duration                       |
|   | 5.3 | Handling                                        |
|   |     | 5.3.1 Baking                                    |
|   |     | 5.3.2 Electrostatic discharge                   |
|   | 5.4 | Barcode label and packing for shipment          |
| 6 | PCE | 3 Mounting Guidelines58                         |
|   | 6.1 | RoHS compliance                                 |
|   | 6.2 | SMT parameters                                  |
|   |     | 6.2.1 Land pad and stencil design               |
|   |     | 6.2.2 Reflow profile                            |
|   |     | 6.2.3 SMT peak package-body temperature         |
|   |     | 6.2.4 SMT process verification                  |
|   | 6.3 | Board-level reliability                         |
| 7 | Par | t Reliability                                   |
|   | 7.1 | Reliability qualification summary               |
|   | 7.2 | Qualification sample description                |

# **Figures**

| Figure 1-1 | IPQ4018 functional block diagram                                                     | 9    |
|------------|--------------------------------------------------------------------------------------|------|
| Figure 2-1 | IPQ4018 pin map                                                                      | . 14 |
| Figure 3-1 | IV curve for V <sub>OL</sub> and V <sub>OH</sub> (valid for all V <sub>DD PX</sub> ) | . 31 |
| Figure 3-2 | Timing diagram conventions                                                           | . 32 |
| Figure 3-3 | Rise and fall times under different load conditions                                  | . 33 |
| Figure 3-4 | V <sub>IX</sub> definition                                                           | . 33 |
| Figure 3-5 | I <sup>2</sup> S interface basic timing                                              | . 35 |
| Figure 3-6 | I <sup>2</sup> S interface transmitter timing                                        | . 35 |
| Figure 3-7 | I <sup>2</sup> S interface receiver timing                                           | . 36 |
| Figure 3-8 | SPI master timing diagram                                                            | . 37 |
| Figure 3-9 | PSGMII jitter eye diagrams                                                           | . 38 |
| Figure 4-1 | DRQFN package illustration                                                           | . 46 |
| Figure 4-2 | IPQ4018 180DRQFN package A details                                                   | . 47 |
| Figure 4-3 | IPQ4018 180DRQFN package B details                                                   | . 49 |
| Figure 4-4 | IPQ4018 marking (top view, not to scale)                                             | . 51 |
| Figure 4-5 | Device identification code                                                           | . 52 |
| Figure 5-1 | Tape orientation on reel                                                             | . 54 |
| Figure 5-2 | Part orientation in tape                                                             | . 55 |
| Figure 5-3 | Part orientation in tape  Matrix tray part orientation  Typical SMT reflow profile   | . 55 |
| Figure 6-1 | Typical SMT reflow profile                                                           | . 59 |

### **Tables**

| Table 1-1 Terms and abbreviations                                                         | . 11 |
|-------------------------------------------------------------------------------------------|------|
| Table 1-2 Special marks                                                                   | . 12 |
| Table 2-1 I/O description (pad type) parameters                                           | . 15 |
| Table 2-2 Clock, power, and reset                                                         | . 16 |
| Table 2-3 5 GHz radio signals                                                             | . 17 |
| Table 2-4 5 GHz radio power and ground                                                    |      |
| Table 2-5 2 GHz radio signals                                                             |      |
| Table 2-6 2 GHz radio power and ground                                                    | . 18 |
| Table 2-7 16/8-bit DDR3L                                                                  |      |
| Table 2-8 USB 3.0 signals                                                                 |      |
| Table 2-9 USB 2.0 signals                                                                 | . 21 |
| Table 2-10 Front-end                                                                      |      |
| Table 2-11 PSGMII                                                                         |      |
| Table 2-12 GPIO                                                                           |      |
| Table 2-13 Boot configuration                                                             |      |
| Table 3-1 Absolute maximum ratings                                                        | . 26 |
| Table 3-2 Recommended operating temperatures                                              |      |
| Table 3-3 Recommended operating voltages                                                  |      |
| Table 3-4 Reference requirements for 48 MHz crystal                                       |      |
| Table 3-5 Power-on sequence                                                               |      |
| Table 3-6 Digital I/O characteristics for 3.3 V IO                                        |      |
| Table 3-7 Digital I/O characteristics for DDR3 PAD                                        |      |
| Table 3-8 Summary of DDR support                                                          |      |
| Table 3-9 Cross point voltage for differential input signals (CK, DQS)                    |      |
| Table 3-10 Summary of USB support                                                         |      |
| Table 3-11 Summary of UART support                                                        |      |
| Table 3-12 Summary of I <sup>2</sup> C support                                            |      |
| Table 3-13 Supported I <sup>2</sup> S standards and exceptions                            | . 35 |
| Table 3-14 I <sup>2</sup> S interface timing using internal SCK clock                     | . 36 |
| Table 3-15 I <sup>2</sup> S interface timing using external SCK clock                     | . 36 |
| Table 3-16 SPI master timing characteristics                                              | . 37 |
| Table 3-17 PSGMII transmit DC electrical characteristics                                  | . 38 |
| Table 3-18 PSGMII receive DC electrical characteristics                                   | . 38 |
| Table 3-19 PSGMII transmit jitter specifications                                          | . 39 |
| Table 3-20 PSGMII receive jitter specifications                                           | . 39 |
| Table 3-21 Rx characteristics for 2.4 GHz operation                                       | . 40 |
| Table 3-22 Rx characteristics for 5 GHz operation                                         |      |
| Table 3-23 Tx chain characteristics for 2.4 GHz operation at chip output with external PA | . 43 |
| Table 3-24 Tx chain characteristics for 5 GHz operation at chip output with external PA   |      |
| Table 3-25 802.11ac power consumption for 2.4 GHz (VHT20)                                 | . 44 |
| Table 3-26 802.11ac power consumption for 2.4 GHz (VHT40)                                 | . 44 |

| Table 3-27 802.11ac power consumption for 5 GHz (VHT20)                   | 44 |
|---------------------------------------------------------------------------|----|
| Table 3-28 802.11ac power consumption for 5 GHz (VHT40)                   | 44 |
| Table 3-29 802.11ac power consumption for 5 GHz (VHT80)                   | 45 |
| Table 3-30 802.11ac power consumption for 2.4 GHz (VHT40) + 5 GHz (VHT80) | 45 |
| Table 4-1 IPQ4018 180DRQFN package A dimensions                           | 48 |
| Table 4-2 IPQ4018 180DRQFN package B dimensions                           | 50 |
| Table 4-3 IPQ4018 marking line definitions                                | 51 |
| Table 4-4 IPQ4018 order numbers                                           |    |
| Table 4-5 Thermal resistance                                              | 53 |
| Table 6-1 Typical SMT reflow profile conditions (for reference only)      | 59 |
| Table 7-1 Silicon reliability results                                     |    |
| Table 7-2 Package reliability results                                     | 62 |
|                                                                           |    |
|                                                                           |    |
|                                                                           |    |
|                                                                           |    |
|                                                                           |    |
| 2017 OF OROS 39 FORD                                                      |    |
| 29:27                                                                     |    |
| 3; 3 COLL                                                                 |    |
| OS GOT.                                                                   |    |
| Se Man                                                                    |    |
| 17.5 @K                                                                   |    |
| 20 Mel.                                                                   |    |
| Mr.                                                                       |    |
|                                                                           |    |
|                                                                           |    |
|                                                                           |    |
|                                                                           |    |

80-Y9347-18 Rev. G

# 1 Introduction

### 1.1 IPQ4018 general description

The IPQ4018 is a highly integrated system-on-chip (SoC) designed for high-performance, power-efficient, and cost-effective 2×2, 802.11ac, dual-band concurrent access-point applications. The SoC incorporates a quad-core ARM Cortex A7 processor, two dual-band, concurrent 802.11ac Wave-2 Wi-Fi subsystems, and a five-port Gigabit Ethernet Layer2/3/4 multilayer switch supporting line rate network address translation (NAT). It supports one USB3.0 and one USB2.0. It also supports other miscellaneous interfaces, which can be configured as general purpose I/O pins. The block diagram in Figure 1-1 shows the major components of the SoC.



Figure 1-1 IPQ4018 functional block diagram

#### 1.2 IPQ4018 features

- Quad-core ARM Cortex-A7 at 716.8 MHz
  - □ 32 KB instruction cache and 32 KB data cache per core
  - □ 256 KB L2 cache (shared)
  - □ Each core has NEON and FPU
  - Dynamic frequency scaling
  - □ Secure boot
- DRAM memory
  - □ JEDEC standard DDR3L SDRAM
  - □ Up to 256 MB
  - □ Supports 16-bit DDR interface
  - □ 537.6 MHz clock rate; 1075.2 MHz data rate
- Flash memory
  - $\Box$  SPI (x1b) flash
  - □ Supports SPI NOR
  - □ Supports SPI mode 0, 1, 2, 3
  - □ Cache and non-cache mode read channel
- Dual Wi-Fi subsystem with Qualcomm<sup>®</sup> VIVE<sup>TM</sup> technology
  - □ On-chip dual-band concurrent (DBDC) 2×2 2G 802.11n (256QAM) and 2×2 5G 802.11ac Wi-Fi, supporting MU-MIMO beamforming techniques.
  - ☐ Feature compatible with QCA99xx Wi-Fi chips
  - ☐ Two dedicated CPUs for Wi-Fi offloading and feature growth
  - Cooperates with QFE19x2 front-end chips or 3rd-party front-end chipsets
  - □ Smart antenna diversity
- Network subsystem
  - □ Integrated L2/3 multilayer switch/router
  - □ ACL (access control list) mask rules
  - □ Hardware network address translation (NAT) engine
  - □ Supports flow cookie
  - □ Traffic steering
  - □ Seamless integration with Linux network stack
  - □ Supports external gigabit Ethernet PHYs via PSGMII
- Security
  - □ Crypto engine

- Encryption algorithms AES (128 and 256 bit key support) and DES/3DES
- Authentication algorithms SHA1, SHA224 (the result of supporting SHA256), SHA256, and HMAC-SHA1 and HMAC-SHA2
- XTS/CTR/CCM/CMAC mode for AES
- CBC/ECB mode both for AES and DES/3DES.
- □ Trust Zone
- □ Pseudo-random number generator
- High-speed interfaces
  - □ 1× PSGMII
  - □ 1 × USB3.0
  - $\Box$  1 × USB2.0
- Miscellaneous
  - $\Box$  I<sup>2</sup>C
  - $\Box$  I<sup>2</sup>S (single channel)
  - □ UART
  - □ JTAG
  - □ GPIO
- Package
  - □ 14 mm × 14 mm 180-pin Dual Row QFN package

#### 1.3 Terms and abbreviations

Table 1-1 defines terms, abbreviations, and acronyms commonly used throughout this document.

Table 1-1 Terms and abbreviations

| Term   | Definition                       |  |  |
|--------|----------------------------------|--|--|
| ACL    | Access control list              |  |  |
| ВВ     | Baseband                         |  |  |
| BLSP   | BAM-enabled low-speed peripheral |  |  |
| DDR    | Double data rate                 |  |  |
| GE     | Gigabit Ethernet                 |  |  |
| LDO    | Low drop-out (voltage regulator) |  |  |
| MII    | Media-independent interface      |  |  |
| NAT    | Network address translation      |  |  |
| PRNG   | Pseudo-random number generator   |  |  |
| PSGMII | Penta-SGMII                      |  |  |

Table 1-1 Terms and abbreviations (cont.)

| Term | Definition                  |  |  |
|------|-----------------------------|--|--|
| SoC  | System on a chip            |  |  |
| SPI  | Serial peripheral interface |  |  |

# 1.4 Special marks

Table 1-2 defines special marks used in this document.

Table 1-2 Special marks

| Mark   | Definition                                                                                                                                                                                                                                                                    |  |  |  |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0x0000 | Hexadecimal numbers are identified with an x in the number, for example, 0x0000. All numbers are decimal (base 10), unless otherwise specified. Non-obvious binary numbers have the term binary enclosed in parentheses at the end of the number, for example, 0011 (binary). |  |  |  |
|        | A vertical bar in the outside margin of a page indicates that a change was made since the previous revision of this document.                                                                                                                                                 |  |  |  |

# 2 Pin Definitions

# 2.1 IPQ4018 pin map

Figure 2-1 shows a high-level view of the pin assignments.

The text within Figure 2-1 is difficult to read when viewing an  $8\frac{1}{2}$ " by 11" hard copy. Other viewing options are available:

- Print that one page on an 11" by 17" sheet.
- View the graphic soft copy and zoom in.





# 2.2 I/O parameter definitions

Table 2-1 I/O description (pad type) parameters

| Symbol | Description                       |  |  |
|--------|-----------------------------------|--|--|
| Al     | Analog input                      |  |  |
| AO     | Analog output                     |  |  |
| GND    | Ground                            |  |  |
| NC     | Not connected; leave disconnected |  |  |
| RF IN  | RF input                          |  |  |
| RF Out | RF output                         |  |  |
| I      | Digital input signal              |  |  |
| 0      | Digital output signal             |  |  |
| Ю      | Digital bidirectional signal      |  |  |



# 2.3 Pin descriptions

Descriptions of pins are presented in the tables of this section. The pins are grouped by function.

# 2.3.1 Clock, power, and reset

Table 2-2 Clock, power, and reset

| Pin ID                                                     | Pin name   | Voltage      | Туре       | Functional description                                                                             |
|------------------------------------------------------------|------------|--------------|------------|----------------------------------------------------------------------------------------------------|
| A43, A48, A50, A58,<br>B39, B47                            | AVDD11     | 1.1          | Al         | 1.1 V analog power                                                                                 |
| A8, A46, A47, A59,<br>B21, B40, B44                        | AVDD11_LDO | 1.1          | Al         | 1.1 V analog power. Connect with pin A24 on board.                                                 |
| A55, B5, B37, B74                                          | AVDD33     | 3.3          | Al         | 3.3 V analog power                                                                                 |
| A23, A29, A61, A67,<br>A88, B7, B11, B35,<br>B42, B71, B72 | VDD11      | 110          |            | Digital power                                                                                      |
| A24                                                        | VDD11_LDO  | 1.1          | 0          | 1.1 V LDO output                                                                                   |
| A25                                                        | VDD135     | 1.35         | , 10<br>10 | Power input for VDD11_LDO and VTT_LDO. Route a dedicated wire from the 1.35 V switching regulator. |
| A89, B51, B54                                              | VDDIO      | 3.3          | 57         | Power for GPIO                                                                                     |
| A28                                                        | VTT_LDO    | 0.5 * VDD135 | 0          | DDR termination voltage                                                                            |
| B4                                                         | XTALI      | Silen        | I          | Crystal oscillator input                                                                           |
| A7                                                         | XTALO      | ·500         | 0          | Crystal oscillator output                                                                          |
| A92                                                        | CHIP_PWD_L | 0            | I          | Chip power-on reset.                                                                               |

#### 2.3.2 5 GHz radio

In pin names and descriptions, "radio 1" or "R1" refers to the 5 GHz radio. "Channel 2", "CH2", "Channel 3", and "CH3" are on the 5 GHz radio.

Table 2-3 5 GHz radio signals

| Pin ID | Pin name  | Voltage | Туре    | Functional description                  |
|--------|-----------|---------|---------|-----------------------------------------|
| B79    | LNA5N_CH2 | 1.1     | IA      | LNA differential input pair for chain 2 |
| A96    | LNA5P_CH2 |         |         |                                         |
| A93    | LNA5N_CH3 | 1.1     | IA      | LNA differential input pair for chain 3 |
| B75    | LNA5P_CH3 |         |         |                                         |
| A99    | DA5_CH2   | 1.1     | OA      | DA single-ended output                  |
| B78    | DA5_CH3   |         |         |                                         |
| A97    | PDET_CH2  | 1.1     | IA      | PDET inputs                             |
| B76    | PDET_CH3  |         |         | ) •                                     |
| A102   | XPA_0_R1  |         | Ю       | External PA control                     |
| B84    | XPA_1_R1  |         |         | 5                                       |
| A101   | XLNA_0_R1 |         | Ю       | External LNA control                    |
| B83    | XLNA_1_R1 |         | 20      |                                         |
| A100   | FEM_0_R1  |         | 00      | FEM control for CH0 of Radio 1          |
| B82    | FEM_1_R1  | ,0      | 6 15101 | FEM control for CH1 of Radio 1          |

Table 2-4 5 GHz radio power and ground

| Pin ID | Pin name       | Voltage | Type | Functional description         |
|--------|----------------|---------|------|--------------------------------|
| A98    | GND_RX_CH2     |         | GND  |                                |
| B77    | GND_RX_CH3     |         |      |                                |
| В3     | VDD11_ADDAC_R1 | 1.1     | I    | 1.1 V power supply for Radio 1 |
| A5     | VDD11_BB_R1    |         |      |                                |
| A103   | VDD11_BIAS_R1  |         |      |                                |
| B1     | VDD11_LO_R1    |         |      |                                |
| B80    | VDD11_RX_CH2   |         |      |                                |
| A94    | VDD11_RX_CH3   |         |      |                                |
| B81    | VDD11_TX_CH2   |         |      |                                |
| A95    | VDD11_TX_CH3   |         |      |                                |
| A6     | VDD33_BBPLL_R1 | 3.3     | I    | 3.3 V power supply for Radio 1 |
| B2     | VDD33_BB_R1    |         |      |                                |
| A4     | VDD33_SYN_R1   |         |      |                                |
| A2     | VDD33_VCO_R1   |         |      |                                |

#### 2.3.3 2 GHz radio

In pin names and descriptions, "radio 0" or "R0" refers to the 2 GHz radio. "Channel 0", "CH0", "Channel 1", and "CH1" are on the 2 GHz radio.

Table 2-5 2 GHz radio signals

| Pin ID | Pin name  | Voltage | Туре  | Functional description                  |
|--------|-----------|---------|-------|-----------------------------------------|
| A74    | LNA2P_CH0 |         | IA    | LNA differential input pair for chain 0 |
| B61    | LNA2N_CH0 |         |       | ⊜                                       |
| A71    | LNA2P_CH1 |         | IA    | LNA differential input pair for chain 1 |
| B58    | LNA2N_CH1 |         |       | N                                       |
| A75    | DA2_CH0   |         | OA    | DA single-ended output                  |
| B59    | DA2_CH1   |         |       | N                                       |
| A73    | PDET_CH0  |         | IA    | PDET inputs                             |
| B57    | PDET_CH1  |         |       |                                         |
| B64    | XPA_0_R0  |         | OA    | External PA control                     |
| A81    | XPA_1_R0  |         |       | *Q_                                     |
| A80    | XLNA_0_R0 |         | 0     | External LNA control                    |
| A77    | XLNA_1_R0 | 7),     | 3     | OR.                                     |
| A76    | FEM_0_R0  |         | 30.00 | FEM control for CH0 of Radio 0          |
| B63    | FEM_1_R0  | 5       |       | FEM control for CH1 of Radio 0          |

Table 2-6 2 GHz radio power and ground

| Pin ID | Pin name        | Voltage | Type | Functional description         |
|--------|-----------------|---------|------|--------------------------------|
| A69    | GND_RX_CH1      |         | GND  |                                |
| A85    | VDD11_ADDAC_R0  | 1.1     | I    | 1.1 V power supply for Radio 0 |
| B67    | VDD11_BB_R0     |         |      |                                |
| A82    | VDD11_BIAS_R0   |         |      |                                |
| A86    | VDD11_CLKBUF_R0 |         |      |                                |
| A83    | VDD11_LO_R0     |         |      |                                |
| B60    | VDD11_RX_CH0    |         |      |                                |
| A70    | VDD11_RX_CH1    |         |      |                                |
| B62    | VDD11_TX_CH0    |         |      |                                |
| A72    | VDD11_TX_CH1    |         |      |                                |
| B68    | VDD33_BBPLL_R0  | 3.3     | I    | 3.3 V power supply for Radio 0 |
| A84    | VDD33_BB_R0     |         |      |                                |
| B66    | VDD33_SYN_R0    |         |      |                                |
| B65    | VDD33_VCO_R0    |         |      |                                |

#### 2.3.4 DDR3L

Table 2-7 16/8-bit DDR3L

| Pin ID | Pin name   | Voltage | Туре | Functional description |
|--------|------------|---------|------|------------------------|
| A10    | DDR_ODT    |         |      |                        |
| B27    | DDR_DQ[0]  |         | I/O  | DDR data[0:15]         |
| A34    | DDR_DQ[1]  |         |      |                        |
| B26    | DDR_DQ[2]  |         |      | <u></u>                |
| A33    | DDR_DQ[3]  |         |      |                        |
| B24    | DDR_DQ[4]  |         |      | N                      |
| A31    | DDR_DQ[5]  |         | 1    |                        |
| B23    | DDR_DQ[6]  |         | 900  |                        |
| A30    | DDR_DQ[7]  |         |      |                        |
| A37    | DDR_DQ[8]  |         | "    |                        |
| B30    | DDR_DQ[9]  |         |      |                        |
| A38    | DDR_DQ[10] |         | Ś    |                        |
| B31    | DDR_DQ[11] |         | 6    |                        |
| A40    | DDR_DQ[12] | 30      | 1    |                        |
| B33    | DDR_DQ[13] | 03.70   | 2    |                        |
| A41    | DDR_DQ[14] | OS IN   |      |                        |
| A42    | DDR_DQ[15] | 1       |      |                        |
| B14    | DDR_CK_P   |         | 0    | Differential clock (+) |
| A17    | DDR_CK_N   |         |      | Differential clock (-) |
| A9     | DDR_CKE    |         | 0    | Clock enable           |
| B8     | DDR_RAS_N  |         |      | Chip select            |
| B19    | DDR_CAS_N  |         |      | Chip select            |
| A11    | DDR_WE_N   |         |      | Chip select            |
| A35    | DDR_DQM[0] |         |      | Data mask              |
| B29    | DDR_DQM[1] |         |      |                        |
| B18    | DDR_BA[0]  |         |      | Bank address           |
| A22    | DDR_BA[1]  |         |      |                        |
| A12    | DDR_BA[2]  |         |      |                        |

Table 2-7 16/8-bit DDR3L (cont.)

| Pin ID                  | Pin name     | Voltage | Туре         | Functional description                        |
|-------------------------|--------------|---------|--------------|-----------------------------------------------|
| A21                     | DDR_ADDR[0]  |         | 0            | DDR command/address[0:13]                     |
| B12                     | DDR_ADDR[1]  |         |              |                                               |
| A13                     | DDR_ADDR[2]  |         |              |                                               |
| B10                     | DDR_ADDR[3]  |         |              |                                               |
| A20                     | DDR_ADDR[4]  |         |              |                                               |
| B17                     | DDR_ADDR[5]  |         |              | <b>S</b>                                      |
| A19                     | DDR_ADDR[6]  |         |              |                                               |
| B16                     | DDR_ADDR[7]  |         |              | 7                                             |
| B15                     | DDR_ADDR[8]  |         |              |                                               |
| A18                     | DDR_ADDR[9]  |         | $\mathbf{r}$ |                                               |
| B9                      | DDR_ADDR[10] |         | 72           |                                               |
| A15                     | DDR_ADDR[11] |         |              |                                               |
| B13                     | DDR_ADDR[12] |         |              | <                                             |
| A16                     | DDR_ADDR[13] |         | , QS         |                                               |
| A32                     | DDR_DQS[0]   | 0.5     | I/O          | Differential data strobe for byte 0 and 1 (+) |
| B32                     | DDR_DQS[1]   | 333     | OLL          |                                               |
| B25                     | DDR_DQS_N[0] | 0.00    |              | Differential data strobe for byte 0 and 1 (-) |
| A39                     | DDR_DQS_N[1] | toys.   |              |                                               |
| B6                      | DDR_RST_N    |         |              | Reset                                         |
| A36                     | DDR_VREF     | 0.675   | ı            | DDR Rx reference voltage input                |
| A14, B20, B22, B28, B34 | DDR_VDDQ     | 1.35    | I            | DDR I/O power                                 |

#### 2.3.5 USB 3.0 and 2.0

Table 2-8 USB 3.0 signals

| Pin ID | Pin name | Voltage | Туре   | Functional description        |
|--------|----------|---------|--------|-------------------------------|
| A54    | USB1_DP  |         | AI, AO | USB HS data positive          |
| A51    | USB1_DM  |         | AI, AO | USB HS data negative          |
| B41    | USB1_RXP |         | Al     | USB SS receive data positive  |
| A49    | USB1_RXN |         | Al     | USB SS receive data negative  |
| B38    | USB1_TXN |         | AO     | USB SS transmit data negative |
| A45    | USB1_TXP |         | AO     | USB SS transmit data positive |

#### Table 2-9 USB 2.0 signals

| Pin ID | Pin name | Voltage | Туре   | Functional description |  |
|--------|----------|---------|--------|------------------------|--|
| A44    | USB2_DP  |         | AI, AO | USB HS data positive   |  |
| B36    | USB2_DM  |         | AI, AO | USB HS data negative   |  |

### 2.3.6 Front-end

Table 2-10 Front-end

| Pin ID | Pin name   | Voltage | Туре | Functional description                          |
|--------|------------|---------|------|-------------------------------------------------|
| B43    | AVDD25_REG | 2.7     | 140  | Power for pads and internal circuits            |
| A56    | RBIAS      | 1.175   | 0    | Connect to an off-chip 5.9 K resistor to ground |

#### 2.3.7 **PSGMII**

Table 2-11 PSGMII

| Pin ID | Pin name   | Voltage | Туре | Functional description                                  |
|--------|------------|---------|------|---------------------------------------------------------|
| B46    | CLK25M_O   | 1.1     | 0    | Supply external PHY with 25 MHz clock                   |
| B45    | PSGMII_SON | 1.1     | 0    | Differential negative output (6.25 Gbps in PSGMII mode) |
| A57    | PSGMII_SOP | 1.1     | 0    | Differential positive output (6.25 Gbps in PSGMII mode) |
| B48    | PSGMII_SIN | 1.1     | I    | Differential negative input (6.25 Gbps in PSGMII mode)  |
| A60    | PSGMII_SIP | 1.1     | _    | Differential positive input (6.25 Gbps in PSGMII mode)  |

#### 2.3.8 GPIO interface

Individual GPIOs are configured by software using GPIO\_CFGn registers corresponding to the GPIO number.

Table 2-12 GPIO

| Pin ID | Pin name | GPIO_CFG.<br>FUNC_SEL | Configurable function    | Voltage | Туре       | Functional description        |
|--------|----------|-----------------------|--------------------------|---------|------------|-------------------------------|
| A87    | GPIO0    | 0                     | GPIO                     | 3.3     |            |                               |
|        |          | 1                     | JTAG TDI <sup>1</sup>    | 3.3     | <b>(S)</b> | JTAG test data in             |
|        |          | _                     |                          |         |            | )                             |
| B69    | GPIO1    | 0                     | GPIO                     | 3.3     |            |                               |
|        |          | 1                     | JTAG TCK <sup>1</sup>    | 3.3     | I          | JTAG test clock               |
|        |          | _                     |                          |         |            |                               |
| B70    | GPIO2    | 0                     | GPIO                     | 3.3     |            |                               |
|        |          | 1                     | JTAG TMS <sup>1</sup>    | 3.3     | Ю          | JTAG test mode state          |
|        |          | _                     |                          |         |            |                               |
| A90    | GPIO3    | 0                     | GPIO                     | 3.3     |            |                               |
|        |          | 1                     | JTAG TDO <sup>1</sup>    | 3.3     | Z          | JTAG test data out            |
|        |          |                       | boot_config(0)           | 3.3     | I          |                               |
| B73    | GPIO4    | 0                     | GPIO                     | 3.3     |            |                               |
|        |          | 1                     | JTAG RST_N <sup>1</sup>  | 3.3     | I          | JTAG reset for debug          |
| A91    | GPIO5    | 0                     | GPIO                     | 3.3     |            |                               |
|        |          | 1                     | JTAG TRST_N <sup>1</sup> | 3.3     | I          | JTAG test reset               |
|        |          | _                     | ,                        |         |            |                               |
| B49    | GPIO52   | 0                     | GPIO                     | 3.3     |            |                               |
|        |          | 2                     | MDC                      | 3.3     | 0          | Management Data Clock         |
|        |          |                       | boot_config(13)          |         |            |                               |
| A62    | GPIO53   | 0                     | GPIO                     | 3.3     |            |                               |
|        |          | 2                     | MDIO                     | 3.3     | I/O        | Management Data I/O           |
| B50    | GPIO54   | 0                     | GPIO                     | 3.3     |            |                               |
|        |          | 2                     | blsp_spi0_ss0_n(1)       | 3.3     | 0          | SPI0 chipselect 0             |
| A63    | GPIO55   | 0                     | GPIO                     | 3.3     |            |                               |
|        |          | 2                     | blsp_spi0_mosi(1)        | 3.3     | 0          | SPI0 Master-out Slave-in data |
|        |          |                       | boot_config(9)           | 3.3     | I          |                               |
| A64    | GPIO56   | 0                     | GPIO                     | 3.3     |            |                               |
|        |          | 2                     | blsp_spi0_sck(1)         |         | 0          | SPI0 serial clock             |
|        |          |                       | boot_config(10)          | 3.3     | I          |                               |
| B52    | GPIO57   | 0                     | GPIO                     | 3.3     |            |                               |

Table 2-12 GPIO (cont.)

| Pin ID | Pin name | GPIO_CFG.<br>FUNC_SEL | Configurable function | Voltage | Туре       | Functional description        |
|--------|----------|-----------------------|-----------------------|---------|------------|-------------------------------|
|        |          | 2                     | blsp_spi0_miso(1)     |         | I          | SPI0 Master-in Slave-out data |
| A65    | GPIO58   | 0                     | GPIO                  | 3.3     |            |                               |
|        |          | 2                     | LED[2]                | 3.3     | 0          |                               |
|        |          | 3                     | blsp_i2c0_sck(2)      | 3.3     | Ю          | I <sup>2</sup> C serial clock |
|        |          | _                     |                       |         | <b>(3)</b> |                               |
|        |          | 5                     | smart_ant6            | 3.3     | Ю          | Smart antenna                 |
| B53    | GPIO59   | 0                     | GPIO                  | 3.3     |            |                               |
|        |          | 2                     | blsp_i2c0_sda(2)      | 3.3     | Ю          | I <sup>2</sup> C serial data  |
|        |          | _                     | -                     |         |            |                               |
|        |          | 4                     | smart_ant7            | 3.3     | Ю          | Smart antenna                 |
| A66    | GPIO60   | 0                     | GPIO                  | 3.3     |            |                               |
|        |          | 2                     | blsp_uart0_rxd(1)     | 3.3     | I          | UART receive data             |
|        |          | _                     | 90                    |         |            |                               |
|        |          | 4                     | smart_ant4            | 3.3     | Ю          | Smart antenna                 |
|        |          | 5                     | LED[0]                | 3.3     | 0          |                               |
|        |          | 6                     | audio_txbclk          | 3.3     | Ю          | Audio transmit bit clock      |
|        |          | 7                     | audio_rxbclk          | 3.3     | Ю          | Audio receive bit clock       |
| B55    | GPIO61   | 0                     | GPIO                  | 3.3     |            |                               |
|        |          | 2                     | blsp_uart0_txd        | 3.3     | 0          | UART transmit data            |
|        |          | _                     | 1111                  |         |            |                               |
|        |          | 4                     | smart_ant5            | 3.3     | Ю          | Smart antenna                 |
|        |          | 5                     | audio_txfsync         | 3.3     | Ю          | Audio transmit frame sync     |
|        |          | 6                     | audio_rxfsync         | 3.3     | Ю          | Audio receiver frame sync     |
|        |          | 7                     | LED[1]                | 3.3     | 0          |                               |
|        |          |                       | boot_config(14)       | 3.3     | I          |                               |
| A68    | GPIO62   | 0                     | GPIO                  | 3.3     |            |                               |
|        |          | 2                     | Chip_rst_out          | 3.3     | 0          | Chip reset signal             |
|        |          | 3                     | Wifi0_uart_txd        | 3.3     | 0          | Wifi0 UART transmit data      |
|        |          | 4                     | Wifi1_uart_txd        | 3.3     | 0          | Wifi1 UART transmit data      |
|        |          |                       | boot_config(11)       | 3.3     | I          |                               |

Table 2-12 GPIO (cont.)

| Pin ID | Pin name | GPIO_CFG.<br>FUNC_SEL | Configurable function | Voltage | Туре | Functional description   |
|--------|----------|-----------------------|-----------------------|---------|------|--------------------------|
| B56    | GPIO63   | 0                     | GPIO                  | 3.3     |      |                          |
|        |          | 2                     | Wifi0_uart_rxd        | 3.3     | I    | Wifi0 UART receive data  |
|        |          | 3                     | Wifi1_uart_rxd        | 3.3     | I    | Wifi1 UART receive data  |
|        |          | 4                     | Wifi1_uart_txd        | 3.3     | 0    | Wifi1 UART transmit data |
|        |          | 5                     | Audio_txd[1]          | 3.3     | 0    | Audio transmit data      |
|        |          | 6                     | Audio_rxd             | 3.3     |      | Audio receive data       |
|        |          |                       |                       |         |      |                          |
|        |          |                       |                       |         |      |                          |
|        |          | G                     | OTTOS OBOS 39:50 P.OM |         |      |                          |

<sup>1.</sup> Can also be activated by boot configuration.



### 2.3.9 Boot configuration

Several GPIO signals can be used to configure the secure boot feature and boot device. They are sampled only during power-on reset. Table 2-13 shows the boot configuration signals.

Table 2-13 Boot configuration

| Pin # | Pin name<br>BOOT_CONFIG[n] | Alternate function | Туре |                | Functional description                                                                        |  |
|-------|----------------------------|--------------------|------|----------------|-----------------------------------------------------------------------------------------------|--|
| A64   | 10                         | GPIO56             | I    | Mode           | 9                                                                                             |  |
|       |                            |                    |      | 0              | Native mode                                                                                   |  |
|       |                            |                    |      | 1              | Test mode                                                                                     |  |
| B49   | 13                         | GPIO52             | I    | Apps b         | oot source                                                                                    |  |
|       |                            |                    |      | 0              | Boot from SPI NOR                                                                             |  |
|       |                            |                    |      | 1              | Boot from code RAM                                                                            |  |
| A90   | 0                          | GPIO3              | Т    |                | uthentication enable. Enables authentication for sAP code segments. Send to security control. |  |
|       |                            |                    |      | 0              | No authentication                                                                             |  |
|       |                            |                    |      | 1              | Enable authentication                                                                         |  |
| A63   | 9                          | GPIO55             | 1    | Force USB boot |                                                                                               |  |
|       |                            |                    | 0    | 00             | Normal boot                                                                                   |  |
|       |                            |                    |      |                | Force boot ROM USB interface. Send to security control.                                       |  |
| A68   | 11                         | GPIO62             | 5    | JTAG b         | poot enable                                                                                   |  |
|       |                            | Silling            |      | 0              | GPIO0~GPIO5 are normal GPIOs; can be configured by the FUNC_SEL registers.                    |  |
|       |                            |                    |      | 1              | GPIO0~GPIO5 are occupied by JTAG interface; cannot be changed by the FUNC_SEL registers.      |  |
| B55   | 14                         | GPIO61             | I    | Watcho         | log disable. Only valid in native mode.                                                       |  |
|       |                            |                    |      | 0              | Watchdog enabled                                                                              |  |
|       |                            |                    |      | 1              | Watchdog disabled                                                                             |  |

# 3 Electrical Specifications

More specifications will be added in future revisions of this document as the data become available.

## 3.1 Absolute maximum ratings

Operating the IPQ4018 under conditions beyond its absolute maximum ratings (listed in Table 3-1) may damage the device. Absolute maximum ratings are limiting values to be considered individually when all other parameters are within their specified operating ranges. Functional operation and specification compliance under any absolute maximum condition, or after exposure to any of these conditions, are not guaranteed or implied. Exposure may affect device reliability.

Table 3-1 Absolute maximum ratings

|                    | Parameter            | Min | Max | Unit |
|--------------------|----------------------|-----|-----|------|
| TJ                 | Junction temperature | _   | 125 | °C   |
| T <sub>store</sub> | Storage temperature  | -45 | 135 | °C   |

### 3.2 Recommended operating conditions

Operating conditions include parameters that are under the control of the user: power-supply voltage, ambient temperature, and case temperature. The IPQ4018 meets all performance specifications when used within the recommended operating conditions (provided the absolute maximum ratings have never been exceeded).

Table 3-2 Recommended operating temperatures

| Temperature       | Description                 | Min | Тур | Max | Unit |
|-------------------|-----------------------------|-----|-----|-----|------|
| T <sub>case</sub> | Commercial case temperature | 0   | _   | 110 | °C   |

Table 3-3 Recommended operating voltages

**NOTE** The maximum and minimum data are preliminary and are subject to change based on characterization results. Typical voltages are voltages at the pins of the package.

| Pin             | Description                    | Min   | Typ <sup>1</sup> | Max    | Unit |
|-----------------|--------------------------------|-------|------------------|--------|------|
|                 | General                        |       |                  |        |      |
| AVDD11          |                                | 1.05  | 1.1              | 1.15   | V    |
| VDD11           | 6                              | 1.05  | 1.1              | 1.15   | V    |
| AVDD11_LDO      |                                | 1.08  | 1.1              | 1.12   | V    |
| VDD135          |                                | 1.28  | 1.35             | 1.42   | V    |
| DDR_VDDQ        |                                | 1.28  | 1.35             | 1.42   | V    |
| AVDD33          |                                | 3.13  | 3.3              | 3.46   | V    |
| VDDIO           |                                | 3.13  | 3.3              | 3.46   | V    |
| VTT_LDO         |                                | 0.5 * | VDD135           | 5 ± 40 | mV   |
| DDR_Vref        | 1                              | 0.5 * | VDD135           | 5 ± 20 | mV   |
|                 | 5 GHz Radio                    |       |                  |        |      |
| VDD11_ADDAC_R1  | 1.1 V power supply for Radio 1 | 1.05  | 1.1              | 1.15   | V    |
| VDD11_BB_R1     | 1.1 V power supply for Radio 1 | 1.05  | 1.1              | 1.15   | V    |
| VDD11_BIAS_R1   | & Lion.                        | 1.05  | 1.1              | 1.15   | V    |
| VDD11_LO_R1     | OS WEAR                        | 1.05  | 1.1              | 1.15   | V    |
| VDD11_RX_CH2    | .50                            | 1.05  | 1.1              | 1.15   | V    |
| VDD11_RX_CH3    | ME                             | 1.05  | 1.1              | 1.15   | V    |
| VDD11_TX_CH2    |                                | 1.05  | 1.1              | 1.15   | V    |
| VDD11_TX_CH3    |                                | 1.05  | 1.1              | 1.15   | V    |
| VDD33_BBPLL_R1  | 3.3 V power supply for Radio 1 | 3.13  | 3.3              | 3.46   | V    |
| VDD33_BB_R1     |                                | 3.13  | 3.3              | 3.46   | V    |
| VDD33_SYN_R1    |                                | 3.13  | 3.3              | 3.46   | V    |
| VDD33_VCO_R1    |                                | 3.13  | 3.3              | 3.46   | V    |
|                 | 2 GHz Radio                    |       |                  |        |      |
| VDD11_ADDAC_R0  | 1.1 V power supply for Radio 0 | 1.05  | 1.1              | 1.15   | V    |
| VDD11_BB_R0     |                                | 1.05  | 1.1              | 1.15   | V    |
| VDD11_BIAS_R0   |                                | 1.05  | 1.1              | 1.15   | V    |
| VDD11_CLKBUF_R0 |                                | 1.05  | 1.1              | 1.15   | V    |
| VDD11_LO_R0     |                                | 1.05  | 1.1              | 1.15   | V    |
| VDD11_RX_CH0    |                                | 1.05  | 1.1              | 1.15   | V    |
| VDD11_RX_CH1    |                                | 1.05  | 1.1              | 1.15   | V    |
| VDD11_TX_CH0    |                                | 1.05  | 1.1              | 1.15   | V    |
| VDD11_TX_CH1    |                                | 1.05  | 1.1              | 1.15   | V    |

Table 3-3 Recommended operating voltages (cont.)

**NOTE** The maximum and minimum data are preliminary and are subject to change based on characterization results. Typical voltages are voltages at the pins of the package.

| Pin            | Description                    | Min  | Typ <sup>1</sup> | Max  | Unit |
|----------------|--------------------------------|------|------------------|------|------|
| VDD33_BBPLL_R0 | 3.3 V power supply for Radio 0 | 3.13 | 3.3              | 3.46 | V    |
| VDD33_BB_R0    |                                | 3.13 | 3.3              | 3.46 | V    |
| VDD33_SYN_R0   |                                | 3.13 | 3.3              | 3.46 | V    |
| VDD33_VCO_R0   | 6                              | 3.13 | 3.3              | 3.46 | V    |

<sup>1.</sup> Typical voltages are voltages at the pins of the package.

### 3.2.1 Crystal

A 48-MHz crystal with accuracy of  $\pm 20$  ppm may be used; for 5 MHz operation,  $\pm 10$  ppm is required.

Table 3-4 Reference requirements for 48 MHz crystal

| Parameter                   | Condition       | Minimum     | Typical | Maximum | Unit   |
|-----------------------------|-----------------|-------------|---------|---------|--------|
| Operating frequency         | _ <u>_</u>      | _           | 48      | _       | MHz    |
| Frequency trimming          | -376            | -10         | _       | 10      | PPM    |
| Duty cycle of output signal | 10h.            | 48          | _       | 52      | %      |
| Voltage swing               | 65. W. W.       | 0.8         | _       | 1.5     | Vpp    |
| Settling time               | 1/150 <u>11</u> | _           | _       | 1       | ms     |
| Output phase noise (48 MHz) | f = 1 KHz       | _           | -123.5  | -121.5  | dBc/Hz |
| · ·                         | f = 10 KHz      | _           | -145.5  | -143.5  | dBc/Hz |
|                             | f = 100 KHz     | _           | -156.5  | -154.5  | dBc/Hz |
|                             | f = 1000 KHz    | _           | -157.5  | -155.5  | dBc/Hz |
| Output harmonic spur        | _               | _           | _       | -40     | dBc    |
| Mode of vibration           | _               | Fundamental |         |         |        |

# 3.3 Power sequencing

Power is supplied by external voltage regulators, which should be configured for the power-up sequence shown in Table 3-5. Any other supplies that are not critical to this power-up sequence, can be powered on by software after this sequence is completed.

Table 3-5 Power-on sequence

| Step | Rails grouped by regulator                                                                                                                   | Voltage | Comments                                                         |
|------|----------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------|
| 1    | AVDD33                                                                                                                                       |         | 3.3 V analog power                                               |
|      | VDDIO                                                                                                                                        |         | Power for GPIO                                                   |
|      | VDD33_BBPLL_R1, VDD33_BB_R1,<br>VDD33_SYN_R1, VDD33_VCO_R1                                                                                   | 3.3 V   | 3.3 V power supply for Radio 1                                   |
|      | VDD33_BBPLL_R0, VDD33_BB_R0,<br>VDD33_SYN_R0, VDD33_VCO_R0                                                                                   | 8       | 3.3 V power supply for Radio 0                                   |
| 2    | VDD135                                                                                                                                       |         | Power input for the VDD11 LDO and VTT                            |
|      |                                                                                                                                              | 1.35 V  | LDO. Route a dedicated wire from the 1.35 V switching regulator. |
|      | DDR_VDDQ                                                                                                                                     |         | DDR I/O power                                                    |
| 3    | AVDD11                                                                                                                                       | ,68     | 1.1 V analog power                                               |
|      | AVDD11_LDO                                                                                                                                   | 97      | 1.1 V analog power. Connect with pin A24 on                      |
|      | 63                                                                                                                                           | Soll    | board.                                                           |
|      | VDD11                                                                                                                                        | 20.     | Digital power                                                    |
|      | VDD11_LDO                                                                                                                                    |         | 1.1 V LDO output                                                 |
|      | VDD11_ADDAC_R1, VDD11_BB_R1,<br>VDD11_BIAS_R1, VDD11_LO_R1,<br>VDD11_RX_CH2, VDD11_RX_CH3,<br>VDD11_TX_CH2, VDD11_TX_CH3                     | 1.1 V   | 1.1 V power supply for Radio 1                                   |
|      | VDD11_ADDAC_R0, VDD11_BB_R0,<br>VDD11_BIAS_R0, VDD11_CLKBUF_R0,<br>VDD11_LO_R0, VDD11_RX_CH0,<br>VDD11_RX_CH1, VDD11_TX_CH0,<br>VDD11_TX_CH1 |         | 1.1 V power supply for Radio 0                                   |

<sup>1.</sup> Within each step, no requirement for rail sequence.

### 3.4 Digital characteristics

Table 3-6 Digital I/O characteristics for 3.3 V IO

| Parameter          |                                           | Comments                          | Min  | Max | Unit |
|--------------------|-------------------------------------------|-----------------------------------|------|-----|------|
| V <sub>IH</sub>    | High-level input voltage                  | CMOS/Schmitt                      | 2    | 3.6 | V    |
| V <sub>IL</sub>    | Low-level input voltage                   | CMOS/Schmitt                      | -0.3 | 0.4 | V    |
| $V_{SHYS}$         | Schmitt hysteresis voltage                |                                   | -    | _   | mV   |
| I <sub>IH</sub>    | Input high leakage current 1,2            | No pulldown                       | -    | 1   | μΑ   |
| I <sub>IL</sub>    | Input low leakage current 1, 2            | No pullup                         | -1   | -   | μA   |
| I <sub>IHPD</sub>  | Input high leakage current 1,3            | With pulldown                     | 10   | 60  | μA   |
| I <sub>ILPU</sub>  | Input low leakage current 2, 3            | With pullup                       | -60  | -10 | μA   |
| V <sub>OH</sub>    | High-level output voltage <sup>4</sup>    | CMOS, at pin-rated drive strength | 3.0  | 3.6 | V    |
| V <sub>OL</sub>    | Low-level output voltage <sup>4</sup>     | CMOS, at pin-rated drive strength | -0.3 | 0.4 | V    |
| I <sub>OZH</sub>   | Tri-state leakage current <sup>1</sup>    | Logic high output, no pulldown    | -    | 1   | μA   |
| I <sub>OZL</sub>   | Tri-state leakage current <sup>2</sup>    | Logic low output, no pullup       | -1   | -   | μA   |
| I <sub>OZHPD</sub> | Tri-state leakage current 1,3             | Logic high output with pulldown   | 10   | 60  | μA   |
| I <sub>OZLPU</sub> | Tri-state leakage current <sup>2, 3</sup> | Logic low output with pullup      | -60  | -10 | μA   |
| C <sub>IN</sub>    | Input capacitance <sup>5</sup>            | 3:300                             | _    | 5   | pF   |
| I <sub>MAX</sub>   | GPIO drive strength <sup>6</sup>          | 08 140m                           | 2    | 5   | mA   |

<sup>1.</sup> Pin voltage = VDDIO max. For keeper pins, pin voltage = VDDIO max - 0.45 V.

Pin voltage = GND and supply = VDDIO max. For keeper pins, pin voltage = 0.45 V and supply = VIO max.

<sup>3.</sup> Refer to Table 2-1 for pullup, pulldown, and keeper details.

<sup>4.</sup> Refer to Table 2-1 for each output pin's drive strength (I<sub>OH</sub> and I<sub>OL</sub>); the drive strengths of many output pins are programmable and depend on the associated supply voltage.

<sup>5.</sup> Input capacitance is guaranteed by design, but is not 100% tested.

<sup>6.</sup> GPIO drive strength can be configured by software.

|                   | Parameter                                 | Comments                          | Min  | Max  | Unit |
|-------------------|-------------------------------------------|-----------------------------------|------|------|------|
| $V_{IH}$          | High-level input voltage 1                | CMOS                              | 1.05 | 1.65 | V    |
| $V_{IL}$          | Low-level input voltage <sup>1</sup>      | CMOS                              | -0.2 | 0.2  | V    |
| I <sub>IH</sub>   | Input high leakage current <sup>2</sup>   | No pulldown                       | _    | 1    | μΑ   |
| I <sub>IL</sub>   | Input low leakage current <sup>3</sup>    | No pullup                         | -1   | _    | μΑ   |
| $I_{IHPD}$        | Input high leakage current <sup>2,4</sup> | With pulldown                     | 5    | 30   | μA   |
| I <sub>ILPU</sub> | Input low leakage current 3, 4            | With pullup                       | -30  | -5   | μA   |
| $V_{OH}$          | High-level output voltage 5               | CMOS, at pin rated drive strength | 1.2  | 1.5  | V    |
| $V_{OL}$          | Low-level output voltage <sup>5</sup>     | CMOS, at pin rated drive strength | -0.2 | 0.2  | V    |
| I <sub>OZH</sub>  | Tri-state leakage current                 | Logic high output                 | -    | 1    | μΑ   |
| I <sub>OZL</sub>  | Tri-state leakage current                 | Logic low output                  | -1   | _    | μA   |
| C <sub>IN</sub>   | Input capacitance <sup>6</sup>            | . 6                               | 1    | 2    | pF   |
| C <sub>I/O</sub>  | I/O capacitance <sup>6</sup>              | I/O, DQS, DQ, or clock pins       | 1.25 | 2.5  | pF   |

Table 3-7 Digital I/O characteristics for DDR3 PAD

- 1.  $V_{ref} = DDR_VDDQ$ .
- 2. Pin voltage = DDR\_VDDQ. max.
- 3. Pin voltage = GND and supply = DDR\_VDDQ. max.
- 4. Refer to Table 2-1 for pullup, pulldown, and keeper details.
- 5. Refer to Table 2-1 for each output pin's drive strength (I<sub>OH</sub> and I<sub>OL</sub>); the drive strengths of many output pins are programmable and depend on the associated supply voltage.
- 6. Input and I/O capacitances are guaranteed by design, but are not 100% tested.

In all digital I/O cases,  $V_{OL}$  and  $V_{OH}$  are linear functions (see Figure 3-1) with respect to the drive current (see Table 2-1). They can be calculated using these relationships:

$$Vol[\max] = \frac{\% drive \times 450}{100} mV$$

$$Voh[\min] = Vdd - px - \left(\frac{\% drive \times 450}{100}\right) mV$$



Figure 3-1 IV curve for  $V_{OL}$  and  $V_{OH}$  (valid for all  $V_{DD\_PX}$ )

### 3.5 Timing characteristics

Specifications for the device timing characteristics are included (where appropriate) under each function's section, along with all its other performance specifications. Some general comments about timing characteristics are included here.

**NOTE** All IPQ4018 devices are characterized with actively terminated loads, so all baseband timing parameters in this document assume no bus loading. This is described further in Section 3.5.2.

#### 3.5.1 Timing diagram conventions

The conventions used throughout this document for timing diagrams are shown in Figure 3-2. For each signal in the diagram:

- One clock period (T) extends from one rising clock edge to the next rising clock edge.
- The high level represents 1, the low level represents 0, and the middle level represents the floating (high-impedance) state.
- When both the high and low levels are shown, the meaning depends on the signal.
- A single signal indicates *don't care*.
- In the case of bus activity, if both high and low levels are shown, this indicates that the processor or external interface is driving a value, but that this value may or may not be valid.



### 3.5.2 Rise and fall time specifications

The testers that characterize IPQ4018 have actively terminated loads, making the rise and fall times quicker (mimicking a no-load condition). The impact that different external load conditions

Simulated driving a 30 pF signal load

Actual switch low @ 30 pF

Vob\_PX

Vob\_

have on rise and fall times is shown in Figure 3-3.

Figure 3-3 Rise and fall times under different load conditions

## 3.6 Memory support

#### 3.6.1 DDR

All timing parameters in this document assume no bus loading. Rise/fall times must be factored into the numbers in this document. For example, setup times may get worse and hold times may get better.

Table 3-8 Summary of DDR support

| Applicable standard      | Feature exceptions | IPQ4018 variations |
|--------------------------|--------------------|--------------------|
| DDR3 SDRAM Specification | None               | None               |
| JESD79-3A September 2007 |                    |                    |

#### 3.6.1.1 Differential input cross point voltage

Make sure each cross point voltage of differential input signals (CK, CK# and DQS, DQS#) meet the requirements in Table 3-9. The differential input cross point voltage  $V_{IX}$  is measured from the actual cross point of true and complement signals to the midlevel between of VDD and VSS.



Figure 3-4 V<sub>IX</sub> definition

Table 3-9 Cross point voltage for differential input signals (CK, DQS)

|                 | Parameter                                                            | Min   | Тур   | Max  | Unit |
|-----------------|----------------------------------------------------------------------|-------|-------|------|------|
| 1/t(ck)         | PCDDR3L clock frequency                                              | -     | 537.6 | _    | MHz  |
| V <sub>IX</sub> | Differential input cross-point voltage relative to VDD/2 for CK, CK# | -0.15 |       | 0.15 | V    |

### 3.7 Connectivity

The connectivity functions supported by the IPQ4018 include:

- USB 3.0 and USB 2.0 ports
- Universal asynchronous receiver transmitter (UART) serial ports
- Inter-integrated circuit (I<sup>2</sup>C) interfaces for peripheral devices
- Single channel I<sup>2</sup>S interface for digital audio support
- Serial peripheral interface (SPI) ports
- Media-independent interface PSGMII

Pertinent specifications for these functions — where appropriate — are stated in the following subsections.

In addition to the following hardware specifications, consult the latest software release notes for software-based performance features or limitations.

#### 3.7.1 USB interfaces

Table 3-10 Summary of USB support

| Applicable standard                              | Feature exceptions | IPQ4018 variations                                             |
|--------------------------------------------------|--------------------|----------------------------------------------------------------|
| Universal Serial Bus Specification, Revision 3.0 | None               | None                                                           |
| Universal Serial Bus Specification, Revision 2.0 | None               | For operating voltages, system clock, and VBUS – see Table 3-3 |

## 3.7.2 High-speed UART interface

Table 3-11 Summary of UART support

| Applicable standard | Feature exceptions | IPQ4018 variations |
|---------------------|--------------------|--------------------|
| EIA RS232-C         | None               | None               |

#### 3.7.3 I<sup>2</sup>C interface

Table 3-12 Summary of I<sup>2</sup>C support

|   | Feature exceptions                           | IPQ4018 variations |
|---|----------------------------------------------|--------------------|
| • | High-speed mode (3.4 Mbps) is not supported. | None               |
| • | 10-bit addressing is not supported.          |                    |
| - | Fast mode plus (1 Mbps) is not supported.    |                    |

### 3.7.4 I<sup>2</sup>S interface

The IPQ4018 supports multichannel I<sup>2</sup>S. The I<sup>2</sup>Si interface meet the timing given in this section.

Table 3-13 Supported I<sup>2</sup>S standards and exceptions

| Applicable standard                                               | Feature exceptions | IPQ4018 variations                                                                                                                                              |
|-------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Philips Semiconductor, PS Bus Specification, revised June 5, 1996 |                    | The IPQ4018 meets or exceeds this standard. The only exception is the IPQ4018 requires a 45/55 duty cycle when the SCK clock source is from an external source. |



Figure 3-5 I<sup>2</sup>S interface basic timing



Figure 3-6 I<sup>2</sup>S interface transmitter timing



Figure 3-7 I<sup>2</sup>S interface receiver timing

Table 3-14 I<sup>2</sup>S interface timing using internal SCK clock

| Parameter       | Symbol | Min   | Тур  | Max    | Unit | Remark                 |
|-----------------|--------|-------|------|--------|------|------------------------|
| Clock SCK       | 1      |       |      |        | l    |                        |
| Frequency       | f      | 0     |      | 6.144  | MHz  | $C_L = 10 pF$          |
| Clock period    | Т      | 0     |      | 162.76 | ns   | C <sub>L</sub> = 10 pF |
| Clock high      | tHC    | 0.45T | (60) | 0.55T  | ns   | C <sub>L</sub> = 10 pF |
| Clock low       | tLC    | 0.45T | 2    | 0.55T  | ns   | $C_L = 10 pF$          |
| Inputs SD*, WS  |        | 337   | OL.  | 1      | '    |                        |
| Setup time      | tsr    | 0.2T  | _    | _      | ns   |                        |
| Hold time       | thr    | (20   | -    | _      | ns   |                        |
| Outputs SD*, WS | 1/1/6  |       | I    | 1      | '    |                        |
| Delay           | tdtr   | _     | _    | 0.8T   | ns   | C <sub>L</sub> = 10 pF |
| Hold time       | thtr   | 0     | _    | _      | ns   | C <sub>L</sub> = 10 pF |

Table 3-15 I<sup>2</sup>S interface timing using external SCK clock

| Parameter       | Symbol       | Min   | Тур | Max    | Unit | Remark                 |
|-----------------|--------------|-------|-----|--------|------|------------------------|
| Clock SCK       | •            |       |     |        | •    |                        |
| Frequency       | f            | 0     |     | 6.144  | MHz  | C <sub>L</sub> = 10 pF |
| Clock period    | Т            | 0     |     | 162.76 | ns   | C <sub>L</sub> = 10 pF |
| Clock high      | tHC          | 0.45T |     | 0.55T  | ns   | C <sub>L</sub> = 10 pF |
| Clock low       | tLC          | 0.45T |     | 0.55T  | ns   | C <sub>L</sub> = 10 pF |
| Inputs SD*, WS  |              |       |     |        |      |                        |
| Setup time      | tsr          | 0.2T  | _   | -      | ns   |                        |
| Hold time       | thr          | 0     | _   | _      | ns   |                        |
| Outputs SD*, WS |              | !     | •   |        |      |                        |
| Delay           | <b>t</b> dtr | _     | -   | 0.8T   | ns   | C <sub>L</sub> = 10 pF |
| Hold time       | thtr         | 0     | _   | 1      | ns   | C <sub>L</sub> = 10 pF |

### 3.7.5 Serial peripheral interface (master only)



Figure 3-8 SPI master timing diagram

Table 3-16 SPI master timing characteristics

| Parameter            | Comments            | Min | Тур | Max | Unit |
|----------------------|---------------------|-----|-----|-----|------|
| SPI clock frequency  | (40)                | _   | _   | 25  | MHz  |
| T (SPI clock period) | 0.5                 | 40  | _   | _   | ns   |
| t(ch)                | Clock high          | 18  | _   | _   | ns   |
| t(cl)                | Clock low           | 18  | _   | -   | ns   |
| t(mov)               | Master output valid | -5  | _   | 5   | ns   |
| t(mis)               | Master input setup  | 5   | _   | _   | ns   |
| t(mih)               | Master input hold   | 1   | -   | _   | ns   |

#### 3.7.6 PSGMII Interface

Table 3-17 PSGMII transmit DC electrical characteristics

| Symbol               | Parameter                                                       | Min | Тур   | Max  | Unit  |
|----------------------|-----------------------------------------------------------------|-----|-------|------|-------|
| T_BAUD               | Transmit baud rate                                              | -   | 6.250 | -    | Gbps  |
| T_VDIFF <sup>1</sup> | Output differential voltage (into the load Rload=100 $\Omega$ ) | 300 | 600   | 900  | mVppd |
| T_Rs                 | Single-ended termination resistance                             | 40  | 50    | 60   | Ω     |
| T_Vcm <sup>2</sup>   | Output common mode voltage                                      | 0.6 | 0.8   | 1.05 | V     |

<sup>1.</sup> The default value is 600 mVppd, and can be adjusted from 300 to 900 mVppd by register configuration.

Table 3-18 PSGMII receive DC electrical characteristics

| Symbol             | Parameter                           | Min  | Тур   | Max               | Unit  |
|--------------------|-------------------------------------|------|-------|-------------------|-------|
| R_BAUD             | Receive baud rate                   | _    | 6.250 | -                 | Gbps  |
| R_VDIFF            | Input differential voltage          | 100  | _     | 1600 <sup>2</sup> | mVppd |
| R_Rs               | Single-ended termination resistance | 40   | 50    | 60                | Ω     |
| R_Vcm <sup>1</sup> | Input common mode voltage           | 1.05 | 1.1   | 1.2               | V     |

- 1. The input common mode voltage is affected by supply voltage which is assumed 1.1 V+100mV/-50mV.
- 2. The maximum differential voltage the receiver can tolerate.





Figure 3-9 PSGMII jitter eye diagrams

<sup>2.</sup> The output common mode voltage changes accordingly if T\_VDIFF is adjusted. It is also affected by supply voltage which is assumed 1.1 V+100mV/-50mV.

Table 3-19 PSGMII transmit jitter specifications

| Symbol              | Parameter                            | Min | Тур | Max  | Unit |
|---------------------|--------------------------------------|-----|-----|------|------|
| T_UHPJ <sup>1</sup> | Uncorrelated high-probability jitter | _   | _   | 0.15 | Ulpp |
| T_DCD               | Duty cycle distortion                | _   | _   | 0.05 | Ulpp |
| T_Tj                | Total jitter                         | _   | -   | 0.30 | Ulpp |
| T_X1                | Eye mask                             | _   | -   | 0.15 | UI   |
| T_X2                | Eye mask                             | _   | _   | 0.40 | UI   |
| T_Y1                | Eye mask                             | 200 | -   | _    | mV   |
| T_Y2                | Eye mask                             | _   | -   | 450  | mV   |

<sup>1.</sup> DJ component; no correlation to any signal level being transmitted.

Table 3-20 PSGMII receive jitter specifications

| Symbol              | Parameter                                     | Min | Тур | Max  | Unit |
|---------------------|-----------------------------------------------|-----|-----|------|------|
| R_BHPJ <sup>1</sup> | Bounded high-probability jitter               | _   | -   | 0.45 | Ulpp |
| R_SJ_hf             | Sinusoidal jitter, high frequency             | _   | _   | 0.05 | Ulpp |
| R_TJ                | Total jitter (sinusoidal jitter not included) | _   | -   | 0.60 | Ulpp |
| R_X1                | Eye mask                                      | _   | _   | 0.30 | UI   |
| R_Y1                | Eye mask                                      | 50  | -   | -    | mV   |
| R_Y2                | Eye mask                                      | _   | _   | 450  | mV   |

<sup>1.</sup> The sum of uncorrelated, bounded, high-probability jitter (UBHPJ, 0.15UI) and correlated, bounded, high-probability jitter (CBHPJ, 0.3UI). UBHPJ shows no correlation to any signal level being transmitted. CBHPJ shows a strong correlation to the signal level being transmitted, so can be considered equalizable.

# 3.8 Radio characteristics

These conditions apply to the typical per chain characteristics unless otherwise specified:

$$V_{DD11} = 1.1 \text{ V} V_{DD33} = 3.3 \text{ V}, T_a = 25 \text{ }^{\circ}\text{C}$$

#### 3.8.1 Rx characteristics

Table 3-21 Rx characteristics for 2.4 GHz operation

| Symbol                  |                         | Parameter              |                   | Min      | Тур                            | Max   | Unit | Conditions             |
|-------------------------|-------------------------|------------------------|-------------------|----------|--------------------------------|-------|------|------------------------|
| Frx                     | Receive                 | input frequen          | cy range          | 2.412    | _                              | 2.484 | GHz  | 5 MHz center frequency |
| Sensitivity             |                         |                        |                   |          |                                |       |      |                        |
| Srf                     | CCK                     | 1 Rx Chain             | 1 Mbps            | _        | -97                            | _     | dBm  | See Note <sup>1</sup>  |
| (CCK)                   |                         |                        | 11 Mbps           | _        | -95                            | _     |      |                        |
|                         | CCK                     | 2 Rx                   | 1 Mbps            | _        | -100                           | _     | dBm  |                        |
|                         |                         | Chains                 | 11 Mbps           | _        | -98                            | _     |      |                        |
| Srf                     | OFDM                    | 1 Rx                   | 6 Mbps            | _        | -92.5                          | _     | dBm  | See Note <sup>1</sup>  |
| (OFDM)                  |                         | Chain                  | 54 Mbps           | 7        | -75                            | _     |      |                        |
|                         | OFDM                    | 2 Rx                   | 6 Mbps            | 4        | -94.5                          | _     | dBm  |                        |
|                         |                         | Chains                 | 54 Mbps           |          | -78                            | _     |      |                        |
| Srf                     | 802.11ac                | 1 Stream               | MCS0              |          | -92                            | _     | dBm  | _                      |
| (802.11ac)              | VHT20                   | (1x1)                  | MCS8              |          | -67                            | _     |      |                        |
|                         | 802.11ac                | 2 Streams              | MCS0              | -20      | -91                            | _     | dBm  |                        |
|                         | VHT20                   | (2x2)                  | MCS8              | 03-1     | -66                            | _     |      |                        |
|                         | 802.11ac                | 1 Stream               | MCS0              | 0 40,    | -89.5                          | _     | dBm  | _                      |
|                         | VHT40                   |                        | MCS9              | The same | -65                            | _     |      |                        |
|                         | 802.11ac                | 2 Streams              | MCS0              | _        | -88.5                          | _     | dBm  |                        |
|                         | VHT40                   | (2x2)                  | MCS9              | _        | -64                            | _     |      |                        |
| Z <sub>RFin_input</sub> | Recommen<br>drive imped | ded LNA diffe<br>lance | erential          | _        | 2450 MHz<br>Impedance 167-163j | _     | Ω    | Ch 0, Ch 1             |
| Adjacent char           | nel rejection           |                        |                   |          |                                |       |      |                        |
| R <sub>adj</sub>        |                         | CCK                    |                   | 35       | 41.5                           | _     | dB   | See Note <sup>2</sup>  |
|                         | OF                      | DM                     | 6 Mbps            | 16       | 31                             | _     |      |                        |
|                         |                         |                        | 54 Mbps           | -1       | 15                             | _     |      |                        |
|                         | VH                      | T20                    | 1 Stream<br>MCS0  | 16       | 28                             | _     |      |                        |
|                         |                         | 2 Streams<br>MCS8      |                   |          | 6                              | _     |      |                        |
|                         | VHT40 1 Stream MCS0     |                        |                   | 16       | 24                             | _     |      |                        |
|                         |                         |                        | 2 Streams<br>MCS9 | -9       | 1                              | _     |      |                        |

<sup>1.</sup> VDD11 = A23, A29, A61, A67, A88, B7, B11, B35, B42, B71, B72

<sup>2.</sup> Measured with reference design AP.DK01 at RF input with NF = 5.0 dB. Minimum values based on IEEE 802.11 requirements. Tested with chain mask 3. Additional ±1.5 dB board-to-board variation must be accounted.

Table 3-22 Rx characteristics for 5 GHz operation

| Symbol                  |                      | Parameter              |         | Min   | Тур                             | Max   | Unit | Conditions             |  |
|-------------------------|----------------------|------------------------|---------|-------|---------------------------------|-------|------|------------------------|--|
| Frx                     | Receive i            | input frequency        | y range | 5.18  | _                               | 5.905 | GHz  | 5 MHz center frequency |  |
| Sensitivity             | +                    |                        |         |       |                                 |       |      | +                      |  |
| Srf                     | 1 Stream             | 1 Rx Chain             | 6 Mbps  | _     | -90                             | _     | dBm  | See Note <sup>1</sup>  |  |
| (802.11a)               | (1x1)                |                        | 54 Mbps |       | -75                             |       | -    |                        |  |
|                         | 2 Streams            | 2 Rx Chains            | 6 Mbps  |       | -93                             |       | dBm  | -                      |  |
|                         | (2x2)                |                        | 54 Mbps | -     | -78                             | -     |      |                        |  |
| Srf                     | 802.11ac             | 1 Stream               | MCS0    |       | -87                             | _     | dBm  | See Note <sup>1</sup>  |  |
| (802.11ac)              | VHT20                | (1x1)                  | MCS7    |       | -70.5                           |       |      |                        |  |
|                         |                      |                        | MCS8    | -     | -67                             | -     | =    |                        |  |
|                         | 802.11ac             | -                      | MCS0    | -     | -85                             | -     | dBm  | -                      |  |
|                         | VHT40                |                        | MCS7    | 4     | -68.5                           | _     | =    |                        |  |
|                         |                      |                        | MCS9    |       | -61.5                           | -     | =    |                        |  |
|                         | 802.11ac             | -                      | MCS0    | _     | -82                             | -     | dBm  |                        |  |
|                         | VHT80                |                        | MCS7    | _     | -65                             |       |      |                        |  |
|                         |                      |                        | MCS9    |       | -58.5                           | -     | =    |                        |  |
|                         | 802.11ac             | 2 Streams              | MCS0    | 3     | -86                             | -     | dBm  | See Note <sup>1</sup>  |  |
|                         | VHT20                | (2x2)                  | MCS7    | 201 B | -69.5                           |       |      |                        |  |
|                         |                      |                        | MCS8    | 1100  | -66                             |       | -    |                        |  |
|                         | 802.11ac             |                        | MCS0    |       | -84                             |       | dBm  | =                      |  |
|                         | VHT40                | 2                      | MCS7    | -     | -67.5                           | -     |      |                        |  |
|                         |                      |                        | MCS9    | -     | -60.5                           | -     |      |                        |  |
|                         | 802.11ac             |                        | MCS0    | -     | -81                             | -     | dBm  |                        |  |
|                         | VHT80                |                        | MCS7    | -     | -64                             | -     |      |                        |  |
|                         |                      |                        | MCS9    | -     | -57.5                           | -     |      |                        |  |
| Z <sub>RFin_input</sub> | Recommendarive imped | ded LNA differ<br>ance | ential  | _     | 5500 MHz<br>impedance 27 + 100j | _     | Ω    | Ch 0, Ch 1,            |  |
| Adjacent char           | nel rejection        |                        |         |       |                                 |       | 1    | •                      |  |
| R <sub>adj</sub>        |                      | 2.11a                  | 6 Mbps  | 16    | 25                              | _     | dB   | See Note <sup>1</sup>  |  |
|                         | OFDI                 | M (4x4)                | 54 Mbps | -1    | 10                              | -     |      |                        |  |
|                         | VHT20                | 1 Stream               | MCS0    | 16    | 23                              | -     | dB   | See Note <sup>1</sup>  |  |
|                         |                      | 2 Streams              | MCS8    | -7    | 1                               | _     |      |                        |  |
|                         | VHT40                | 1 Stream               | MCS0    | 16    | 25                              | _     | dB   | See Note <sup>1</sup>  |  |
|                         |                      | 2 Streams              |         | -9    | 1                               | _     |      |                        |  |
|                         | VHT80                | 1 Stream               | MCS0    | 16    | 24                              | _     | dB   | See Note <sup>1</sup>  |  |
|                         |                      | 2 Streams              |         | -9    | 1                               | _     |      |                        |  |

Table 3-22 Rx characteristics for 5 GHz operation (cont.)

| Symbol           |                           | Parameter |        | Min | Тур                   | Max | Unit | Conditions            |
|------------------|---------------------------|-----------|--------|-----|-----------------------|-----|------|-----------------------|
| Alternate char   | nel rejection             |           |        |     |                       |     |      |                       |
| R <sub>alt</sub> |                           | 2.11a     | 6 Mbps | 32  | 36                    | _   | dB   | See Note <sup>1</sup> |
|                  | OF                        | OFDM      |        | 15  | 19                    | _   |      |                       |
|                  | VHT20 1 Stream MCS0 32 36 |           | _      | dB  | See Note <sup>1</sup> |     |      |                       |
|                  |                           | 2 Streams | MCS8   | 9   | 13                    | _   |      |                       |
|                  | VHT40                     | 1 Stream  | MCS0   | 32  | 32                    | _   | dB   | See Note <sup>1</sup> |
|                  |                           | 2 Streams | MCS9   | 7   | 7                     | _   |      |                       |
|                  | VHT80                     | 1 Stream  | MCS0   | 32  | 32                    | _   | dB   | See Note <sup>1</sup> |
|                  |                           | 2 Streams | MCS9   | 7   | 10                    | _   |      |                       |

<sup>1.</sup> Simulated at chip input with an NF = 5.8 dB.Tested with chain mask 3. Additional ±1.5 dB board-to-board variation must be accounted.



#### 3.8.2 Tx Characteristics

Table 3-23 Tx chain characteristics for 2.4 GHz operation at chip output with external PA

| Symbol                  | Parameter                           |         | Min    | Тур                | Max   | Unit                  | Conditions            |
|-------------------------|-------------------------------------|---------|--------|--------------------|-------|-----------------------|-----------------------|
| F <sub>tx</sub>         | Transmit output frequency range     |         | 2.421  |                    | 2.484 | GHz                   | 5 MHz center freq     |
| P <sub>out</sub>        | Mask compliant output power         |         |        |                    |       |                       |                       |
|                         | 1 Mbps                              |         | _      | -3                 | _     | dBm                   | See Note <sup>1</sup> |
|                         | 6 Mbps                              |         | _      | -3                 | _     |                       |                       |
|                         | HT20, MCS0                          |         | _      | -3 🌑               | _     |                       |                       |
|                         | HT40, MCS0                          |         | _      | -3                 |       |                       |                       |
| EVM                     |                                     | Tx Po   | wer (d | Bm) <sup>2</sup> : |       |                       |                       |
| (Header Only)           | 802.11ac, VHT20 (Per Tx chain)      | MCS8    | -      | -40                | _     | dB                    | Tx power < -6.5 dBm   |
|                         |                                     |         |        |                    |       |                       | See Note <sup>1</sup> |
|                         | 802.11ac, VHT40 (Per Tx chain)      | MCS9    |        | -39.5              | _     | dB                    | Tx power < -6.5 dBm   |
|                         |                                     |         |        |                    |       |                       | See Note <sup>1</sup> |
| SPgain                  | Tx gain step                        |         | _      | 0.5                | _     | dB                    | See Note <sup>2</sup> |
| A <sub>pl</sub>         | Accuracy of power control loop      | _       | ±1.5   | _                  | dB    | See Note <sup>3</sup> |                       |
| Z <sub>RFout_load</sub> | Recommended PA single-ended load im | pedance | Ó-     | 50                 | _     | Ω                     | _                     |

<sup>1.</sup> Simulated at the chip output

Table 3-24 Tx chain characteristics for 5 GHz operation at chip output with external PA

| Symbol                  |                     | Parameter    | Cile.                         | Min  | Тур   | Max                   | Unit | Conditions              |  |  |
|-------------------------|---------------------|--------------|-------------------------------|------|-------|-----------------------|------|-------------------------|--|--|
| F <sub>tx</sub>         | Transmit output fre | quency range | ,                             | 5.18 | _     | 5.905                 | GHz  | 20 MHz center frequency |  |  |
| P <sub>out</sub>        | Mask compliant ou   | tput power   |                               |      |       |                       |      |                         |  |  |
|                         | 6 Mbps              | 11           |                               | _    | -1.6  | _                     | dBm  | See Note <sup>1</sup>   |  |  |
|                         | VHT20, MCS0         |              |                               | _    | -1.6  | _                     |      |                         |  |  |
|                         | VHT40, MCS0         |              |                               | _    | -1.6  | _                     |      |                         |  |  |
|                         | VHT80, MCS0         |              |                               | _    | -1.6  | _                     |      |                         |  |  |
| EVM                     |                     |              | Tx Power (dBm) <sup>2</sup> : |      |       |                       |      |                         |  |  |
| (Header Only)           | 802.11ac            | VHT20        | MCS8                          | _    | -39.5 | _                     | dB   | Tx power < -6.5 dBm     |  |  |
| (Per Tx Chain)          |                     |              |                               |      |       |                       |      | See Note <sup>1</sup>   |  |  |
|                         | 802.11ac            | VHT40        | MCS9                          | _    | -39.5 | _                     | dB   | Tx power < -9.5 dBm     |  |  |
|                         |                     |              |                               |      |       |                       |      | See Note <sup>1</sup>   |  |  |
|                         | 802.11ac            | VHT80        | MCS9                          | _    | -39.5 | _                     | dB   | Tx power < -10.5 dBm    |  |  |
|                         |                     |              |                               |      |       |                       |      | See Note <sup>1</sup>   |  |  |
| SP <sub>gain</sub>      | Tx gain step        | -1           | 1                             | _    | 0.5   | _                     | dB   | See Note <sup>2</sup>   |  |  |
| A <sub>pl</sub>         | Accuracy of power   | _            | ±1.5                          | _    | dB    | See Note <sup>3</sup> |      |                         |  |  |
| Z <sub>RFout_load</sub> | Recommended PA      | _            | 50                            | _    | Ω     | _                     |      |                         |  |  |
| SS                      | Sideband suppress   | sion         |                               | _    | -48   | _                     | dBc  | _                       |  |  |

<sup>1.</sup> Simulated at the chip output

<sup>2.</sup> Guaranteed by design.

<sup>3.</sup> Manufacturing calibration required.

<sup>2.</sup> Guaranteed by design.

<sup>3.</sup> Manufacturing calibration required.

# 3.9 Power consumption

This section shows the typical power consumption with external PMU as a function of the IPQ4018's operating mode. See Note <sup>1</sup>.

Table 3-25 802.11ac power consumption for 2.4 GHz (VHT20)

| Mode                 | AVDD33<br>(mA) | AVDD11<br>(mA) | DVDD11<br>(mA) | VDDR1.35<br>(mA) | Power consumption (W) |
|----------------------|----------------|----------------|----------------|------------------|-----------------------|
| Rx (two chains) MCS0 | 281            | 300            | 790            | 376              | 2.633                 |
| Rx (two chains) MCS8 | 279            | 325            | 819            | 412              | 2.735                 |
| Tx (two chains) MCS0 | 279            | 413            | 866            | 358              | 2.810                 |
| Tx (two chains) MCS8 | 280            | 398            | 842            | 380              | 2.801                 |

Table 3-26 802.11ac power consumption for 2.4 GHz (VHT40)

| Mode                 | AVDD33<br>(mA) | AVDD11<br>(mA) | DVDD11<br>(mA) | VDDR1.35<br>(mA) | Power consumption (W) |
|----------------------|----------------|----------------|----------------|------------------|-----------------------|
| Rx (two chains) MCS0 | 280            | 309            | 830            | 360              | 2.662                 |
| Rx (two chains) MCS9 | 274            | 307            | 900            | 410              | 2.785                 |
| Tx (two chains) MCS0 | 279            | 440            | 905            | 357              | 2.882                 |
| Tx (two chains) MCS9 | 276            | 400            | 910            | 398              | 2.889                 |

Table 3-27 802.11ac power consumption for 5 GHz (VHT20)

| Mode                  | AVDD33<br>(mA) | AVDD11<br>(mA) | DVDD11<br>(mA) | VDDR1.35<br>(mA) | Power consumption (W) |
|-----------------------|----------------|----------------|----------------|------------------|-----------------------|
| Rx (two chains) MCS0  | 289            | 274            | 762            | 371              | 2.594                 |
| Rx (two chains) MCS 8 | 284            | 265            | 707            | 385              | 2.596                 |
| Tx (two chains) MCS0  | 280            | 365            | 860            | 357              | 2.753                 |
| Tx (two chains) MCS8  | 278            | 366            | 864            | 384              | 2.788                 |

Table 3-28 802.11ac power consumption for 5 GHz (VHT40)

| Mode                 | AVDD33<br>(mA) | AVDD11<br>(mA) | DVDD11<br>(mA) | VDDR1.35<br>(mA) | Power consumption (W) |
|----------------------|----------------|----------------|----------------|------------------|-----------------------|
| Rx (two chains) MCS0 | 286            | 282            | 795            | 372              | 2.630                 |
| Rx (two chains) MCS9 | 286            | 267            | 875            | 410              | 2.753                 |
| Tx (two chains) MCS0 | 278            | 364            | 893            | 363              | 2.790                 |
| Tx (two chains) MCS9 | 280            | 357            | 896            | 402              | 2.845                 |

<sup>1.2.4</sup> GHz and 5 GHz measured with AP.DK01 reference design.

Table 3-29 802.11ac power consumption for 5 GHz (VHT80)

| Mode                 | AVDD33<br>(mA) | AVDD11<br>(mA) | DVDD11<br>(mA) | VDDR1.35<br>(mA) | Power consumption (W) |
|----------------------|----------------|----------------|----------------|------------------|-----------------------|
| Rx (two chains) MCS0 | 279            | 303            | 870            | 373              | 2.714                 |
| Rx (two chains) MCS9 | 286            | 295            | 990            | 440              | 2.951                 |
| Tx (two chains) MCS0 | 274            | 356            | 990            | 430              | 2.965                 |
| Tx (two chains) MCS9 | 278            | 373            | 998            | 431              | 3.007                 |

Table 3-30 802.11ac power consumption for 2.4 GHz (VHT40) + 5 GHz (VHT80)

| Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | AVDD33<br>(mA) | AVDD11<br>(mA) | DVDD11<br>(mA) | VDDR1.35<br>(mA) | Power consumption (W) |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|----------------|------------------|-----------------------|--|
| Rx (two chains) MCS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 307            | 315            | 920            | 380              | 2.884                 |  |
| Rx (two chains) MCS9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 296            | 302            | 1060           | 480              | 3.123                 |  |
| Tx (two chains) MCS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 278            | 531            | 1070           | 370              | 3.178                 |  |
| Tx (two chains) MCS9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 272            | 490            | 1139           | 459              | 3.309                 |  |
| TO THE PRINCIPLE OF THE |                |                |                |                  |                       |  |

# 4 Mechanical Information

The IPQ4018 uses 180-pin dual-row quad-flat no-leads (180DRQFN) package technology (see Figure 4-1).



Figure 4-1 DRQFN package illustration

# 4.1 Device physical dimensions

Figure 4-2 shows the package drawing and Table 4-1 shows the dimensions for package A. Figure 4-3 shows the package drawing and Table 4-2 shows the dimensions for package A.



Figure 4-2 IPQ4018 180DRQFN package A details

Table 4-1 IPQ4018 180DRQFN package A dimensions

| Dimension Label | Min   | Nom       | Max   | Unit |
|-----------------|-------|-----------|-------|------|
| A               | 0.80  | 0.85      | 0.90  | mm   |
| A1              | 0.00  | 0.02      | 0.05  | mm   |
| A2              | 0.65  | 0.70      | 0.75  | mm   |
| A3              |       | 0.15 REF  |       | mm   |
| b               | 0.18  | 0.22      | 0.30  | mm   |
| D/E             | 13.90 | 14.00     | 14.10 | mm   |
| D1/E1           |       | 13.75 BSC |       | mm   |
| D2              | 8.80  | 8.90      | 9.00  | mm   |
| E2              | 8.85  | 8.95      | 9.05  | mm   |
| D3/E3           |       | 6.15 BSC  |       | mm   |
| еТ              |       | 0.50 BSC  |       | mm   |
| eR              |       | 0.65 BSC  |       | mm   |
| L               | 0.30  | 0.40      | 0.50  | mm   |
| θ               | 5     |           | 15    | 0    |
| К               | 0.20  |           |       | mm   |
| R               | 0.09  |           |       | mm   |
| aaa             | 10    | 0.10      |       | mm   |
| bbb             | 7     | 0.10      |       | mm   |
| ccc             |       | 0.10      |       | mm   |
| ddd             |       | 0.05      |       | mm   |
| eee             |       | mm        |       |      |
| fff             |       | 0.10      |       | mm   |
| 999             |       | 0.20      |       | mm   |



Figure 4-3 IPQ4018 180DRQFN package B details

Table 4-2 IPQ4018 180DRQFN package B dimensions

| Dimension Label | Min    | Nom       | Max   | Unit |
|-----------------|--------|-----------|-------|------|
| A               | 0.80   | 0.85      | 0.90  | mm   |
| A1              | 0.00   | 0.02      | 0.05  | mm   |
| A2              | 0.65   | 0.70      | 0.75  | mm   |
| A3              |        | 0.15 REF  |       | mm   |
| b               | 0.18   | 0.22      | 0.30  | mm   |
| D/E             | 13.90  | 14.00     | 14.10 | mm   |
| D1/E1           |        | 13.75 BSC |       | mm   |
| D2              | 8.80   | 8.90      | 9.00  | mm   |
| E2              | 8.85   | 8.95      | 9.05  | mm   |
| eT              |        | 0.50 BSC  |       | mm   |
| eR              |        | 0.65 BSC  |       | mm   |
| L               | 0.30   | 0.40      | 0.50  | mm   |
| θ               | 5      |           | 15    | 0    |
| R               | 0.09   |           |       | mm   |
| aaa             | 3.3.00 | 0.10      |       | mm   |
| bbb             | John.  | 0.10      |       | mm   |
| ccc             |        | 0.10      |       | mm   |
| ddd             |        | 0.05      |       | mm   |
| eee             |        | 0.08      |       | mm   |
| fff             |        | 0.10      |       | mm   |
| 999             |        | 0.20      |       | mm   |

# 4.2 Part marking



Figure 4-4 IPQ4018 marking (top view, not to scale)

Table 4-3 IPQ4018 marking line definitions

| Line | Marking  | Description                                                                                                                              |
|------|----------|------------------------------------------------------------------------------------------------------------------------------------------|
| P1   | IPQ4018  | Product name                                                                                                                             |
| P2   | PBB      | P: product configuration code = 0 BB: feature code = VV                                                                                  |
| T1   | FXXXXXXX | F: fab code<br>XXXXXXX = lot number                                                                                                      |
| T2   | ASYWWRR  | A: assembly site code S: assembly sequence number Y: single, last digit of year WW: work week (based on calendar year) RR: revision code |

### 4.3 Device ordering information

Order numbers have the form shown in Figure 4-5.



Figure 4-5 Device identification code

Table 4-4 shows the available order numbers.

Table 4-4 IPQ4018 order numbers

| PRR | Order number                | Description              |
|-----|-----------------------------|--------------------------|
| 000 | IPQ-4018-0-180DRQFN-MT-00-0 | RoHS & BrCI-free, C-Temp |
| 000 | IPQ-4018-0-180DRQFN-TR-00-0 | RoHS & BrCI-free, C-Temp |

# 4.4 Device moisture-sensitivity level

Plastic-encapsulated surface mount packages are susceptible to damage induced by absorbed moisture and high temperature. Qualcomm follows the latest IPC/JEDEC J-STD-020 standard revision for moisture-sensitivity qualification. The IPQ4018 is classified as MSL3; the qualification temperature was 250°C.

#### 4.5 Thermal characteristics

Thermal data at 3.3 W; typical power is 2.7 W.

Table 4-5 Thermal resistance

|                  | Parameter           | Comment                                                                                                                                    | Typical | Unit |  |  |
|------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------|------|--|--|
| $\theta_{JA}$    | Junction-to-Ambient | <ul><li>Jedec JESD51-2A</li><li>Jedec JESD51-7</li></ul>                                                                                   | 19.3    | °C/W |  |  |
| θ <sub>JB</sub>  | Junction-to-Board   | <ul> <li>Jedec JESD51-7</li> <li>Jedec JESD51-8</li> <li>Cold plate ring maintained at 25°C at top and bottom of PCB</li> </ul>            | 13.3    | °C/W |  |  |
| θЈС              | Junction-to-Case    | <ul> <li>No thermal vias</li> <li>Jedec JESD51-7</li> <li>Jedec JESD51-8</li> <li>Cu block at top of package maintained at 25°C</li> </ul> | 4.5     | °C/W |  |  |
| $\Psi_{JT}$      | Junction-to-Top     | <ul><li>Jedec JESD51-2A</li><li>Jedec JESD51-7</li></ul>                                                                                   | 0.18    | °C/W |  |  |
| ■ Jedec JESD51-7 |                     |                                                                                                                                            |         |      |  |  |

# 5 Carrier, Storage, and Handling

#### 5.1 Carrier

#### 5.1.1 Tape and reel information

The carrier tape system conforms to EIA-481 standards.

Simplified sketches of the IPQ4018 tape carrier are shown in Figure 5-1 and Figure 5-2, including the part orientation. Tape and reel details for the IPQ4018 are as follows:

■ Reel diameter: 330 mm

■ Hub size: 178 mm

■ Tape width: 24 mm

■ Tape pocket pitch: 20 mm

■ Feed: Single

■ Units per reel: 2000



Figure 5-1 Tape orientation on reel



Figure 5-2 Part orientation in tape

# 5.1.2 Matrix tray information

Matrix tray carriers confirm to JEDEC standards. The device pin 1 is oriented to the chamfered corner of the matrix tray. Each tray of IPQ4018 contains up to 152 devices. See Figure 5-3 for matrix-tray key attributes and dimensions.



| Key dimensions |              |  |  |
|----------------|--------------|--|--|
| Array          | 8 x 19 = 152 |  |  |
| М              | 10.55 mm     |  |  |
| M1             | 10.80 mm     |  |  |
| M2             | 16.30 mm     |  |  |
| M3             | 16.40 mm     |  |  |



Figure 5-3 Matrix tray part orientation

# 5.2 Storage

#### 5.2.1 Bagged storage conditions

IPQ4018 devices delivered in tape and reel carriers must be stored in sealed, moisture barrier, antistatic bags. Refer to the *ASIC Packing Methods and Materials Specification* (80-VK055-1) for the expected shelf life.

#### 5.2.2 Out-of-bag duration

The out-of-bag duration is the time a device can be on the factory floor before being installed onto a PCB. It is defined by the device MSL rating, as described in Section 4.4.

## 5.3 Handling

Tape handling is described in Section 5.1.1. Other (IC-specific) handling guidelines are presented below.

#### **5.3.1** Baking

It is **not necessary** to bake the IPQ4018 if the conditions specified in Section 5.2.1 and Section 5.2.2 have **not been exceeded**.

It is **necessary** to bake the IPQ4018 if any condition specified in Section 5.2.1 or Section 5.2.2 has **been exceeded**. The baking conditions are specified on the moisture-sensitive caution label attached to each bag; see *ASIC Packing Methods and Materials Specification* (80-VK055-1) for details.

**CAUTION** If baking is required, the devices must be transferred into trays that can be baked to at least 125°C. Devices should not be baked in tape and reel carriers at any temperature.

### 5.3.2 Electrostatic discharge

Electrostatic discharge (ESD) occurs naturally in laboratory and factory environments. An established high-voltage potential is always at risk of discharging to a lower potential. If this discharge path is through a semiconductor device, destructive damage may result.

ESD countermeasures and handling methods must be developed and used to control the factory environment at each manufacturing site.

Products must be handled according to the ESD Association standard: ANSI/ESD S20.20-1999, *Protection of Electrical and Electronic Parts, Assemblies, and Equipment.* 

# 5.4 Barcode label and packing for shipment

Refer to the ASIC Packing Methods and Materials Specification (80-VK055-1) for all packing-related information, including barcode-label details.



# 6 PCB Mounting Guidelines

Guidelines for mounting the IPQ4018 device onto a PCB are presented in this chapter, including land pad and stencil design details, surface mount technology (SMT) process characterization, and SMT process verification.

# 6.1 RoHS compliance

The IPQ4018 device is externally lead-free and RoHS-compliant. Qualcomm defines its lead-free (or Pb-free) semiconductor products as having a maximum lead concentration of 1000 ppm (0.1% by weight) in raw (homogeneous) materials and end products.

# 6.2 SMT parameters

This section describes board-level characterization process parameters. It is included to assist customers with their SMT process development; it is not intended to be a specification for their SMT processes.

#### 6.2.1 Land pad and stencil design

Qualcomm recommends characterizing the land patterns according to each customer's processes, materials, equipment, stencil design, and reflow profile prior to PCB production. Optimizing the solder stencil-pattern design and print process is critical to ensure print uniformity, decrease voiding, and increase board-level reliability. Review the land pattern and stencil pattern design recommendations as a guide for characterization:

PCB Land and Stencil Design Guide (LS90-NG134-1).

#### 6.2.2 Reflow profile

Reflow profile conditions typically used by Qualcomm for lead-free systems are listed in Table 6-1 and are shown in Figure 6-1.

Table 6-1 Typical SMT reflow profile conditions (for reference only)

| Profile stage | Description                                         | Temp range                | Condition    |
|---------------|-----------------------------------------------------|---------------------------|--------------|
| Preheat       | Initial ramp                                        | < 150°C                   | 3°C/sec max  |
| Soak          | Dry-out and flux activation                         | 150 to 190°C              | 60 to 120sec |
| Ramp          | Transition to liquidus (solder-paste melting point) | 190 to 220°C              | < 30 sec     |
| Reflow        | Time above liquidus                                 | 220 to 245°C <sup>1</sup> | 50 to 70 sec |
| Cool down     | Cool rate – ramp to ambient                         | < 220°C                   | 6°C/sec max  |

<sup>1.</sup> During the reflow process, the recommended peak temperature is 245°C. This temperature should not be confused with the peak temperature reached during MSL testing, as described in Section 6.2.3.



Figure 6-1 Typical SMT reflow profile

#### 6.2.3 SMT peak package-body temperature

During a production board's reflow process, the temperature seen by the package must be controlled. The recommended peak temperature during production assembly is 245°C. This is comfortably above the solder melting point (220°C), yet well below the proven temperature reached during qualification (255°C or more). Although the solder-paste manufacturer's recommendations for optimum temperature and duration for solder reflow must be followed, the Qualcomm recommended limits must not be exceeded.

#### 6.2.4 SMT process verification

Qualcomm recommends verification of the SMT process prior to high-volume board assembly, including:

- Electrical continuity
- Visual and x-ray inspection after soldering to confirm adequate alignment, solder voids, solder-ball shape, and solder bridging
- Cross-section inspection of solder joints to confirm registration, fillet shape, and print volume

# 6.3 Board-level reliability

Qualcomm conducts characterization tests to assess the device's board-level reliability, including the following physical tests on evaluation boards:

- Drop shock (JESD22-B111)
- Temperature cycling (JESD22-A104)
- Cyclic bend testing optional (JESD22-B113)

For board-level reliability data, refer to Board-Level Reliability DRQFN/mQFN (BR80-NT096-1).

# 7 Part Reliability

# 7.1 Reliability qualification summary

IPQ4018 reliability evaluation report.

Table 7-1 Silicon reliability results

| Tests, Standards and Conditions                                                                                      | Lot/Sample | Result   |
|----------------------------------------------------------------------------------------------------------------------|------------|----------|
| Average failure rate (AFR) in FIT (λ) failure in billion device-hours                                                |            |          |
| HTOL: JESD22-A108-A                                                                                                  | 3x77       | 0F/231   |
| Use condition: Temperature: 65 °C, core voltage: 1.2 V                                                               |            | AFR=10.2 |
| (Total samples from three different wafer lots)                                                                      |            |          |
| Mean time to failure (MTTF) $t = 1/\lambda$ in million hours                                                         |            |          |
| (Total samples from three different wafer lots)                                                                      | 3x77       | 97.7     |
| ESD - HUMAN-DOOV MODEL (HBW) rating                                                                                  |            |          |
| JESD22-A114-F<br>Target: 2000 V                                                                                      | 1x3        | Pass     |
| Target: 2000 V                                                                                                       |            |          |
| (Total samples from one wafer lot)                                                                                   |            |          |
| ESD - Charge-device model (CDM) rating                                                                               |            |          |
| JESD22-C101-D                                                                                                        | 1x3        | Pass     |
| Target: 500 V                                                                                                        |            |          |
| (Total samples from one wafer lot)                                                                                   |            |          |
| Latch-up (I-test)                                                                                                    |            |          |
| EIA/JESD78A                                                                                                          | 1x6        | Pass     |
| Trigger current: ±100 mA; temperature: 85 °C                                                                         |            |          |
| (Total samples from one wafer lot)                                                                                   |            |          |
| Latch-up (Vsupply overvoltage)                                                                                       |            |          |
| EIA/JESD78A                                                                                                          | 1x6        | Pass     |
| Trigger voltage: Each VDD pin, stress at 1.5 $\times$ Vdd max per device specification; temperature: 85 $^{\circ}$ C |            |          |
| (Total samples from one wafer lot)                                                                                   |            |          |

Table 7-2 Package reliability results

| Tests, Standards and Conditions                                                                                                                                                                                                                                                                       | First assembly source sample size (lot/sample) | Second<br>assembly<br>source<br>sample size<br>(lot/sample) | Result |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------|--------|
| Moisture resistance test (MRT)  MSL3; J-STD-020/JESD22-A113-F  Reflow at 260 +0/-5 °C,  Total samples from three different assembly lots                                                                                                                                                              | 6x231                                          | 6x231                                                       | Pass   |
| Temperature cycle JESD22-A104-D Temperature: -60°C to 150°C; number of cycles: 1000 Soak time at minimum/maximum temperature: 8-10 minutes Cycle rate: 2 cycles per hour (CPH) Preconditioning JESD22-A113-F MSL 3, reflow temperature: 260C+0/-5°C, Total samples from three different assembly lots | 6x77                                           | 6x77                                                        | Pass   |
| Unbiased highly accelerated stress test JESD22-A118 130C / 85% RH and 96 hrs duration Preconditioning: JESD22-A113-F MSL 3, reflow temperature: 260C+0/-5 °C, Total samples from three different assembly lots                                                                                        | 6x77                                           | 6x77                                                        | Pass   |
| Biased Highly Accelerated Stress test  JESD22-A110  110C / 85% RH and 264 hrs duration  Preconditioning: JESD22-A113-F  MSL 3, reflow temperature: 260C+0/-5 °C,  Total samples from three different assembly lots                                                                                    | 3x77                                           | 3x77                                                        | Pass   |
| High-Temperature Storage Life JESD22-A103-C Temperature 150 °C, 500, 1000 hours Total samples from three different assembly lots                                                                                                                                                                      | 6x77                                           | 6x77                                                        | Pass   |
| Physical dimensions JESD22-B100-A                                                                                                                                                                                                                                                                     | 1x15                                           | 1x15                                                        | Pass   |
| Die shear MIL-STD-883E, Method 2019 Total samples from three different assembly lots at each SAT                                                                                                                                                                                                      | 5x3                                            | 5x3                                                         | Pass   |

# 7.2 Qualification sample description

Device name: IPQ4018
Package type: 180DRQFN

Package body size: 14.0 mm x 14.0 mm x 0.90 mm

Pin composition: Matte tin
Pin pitch: 0.50 mm