

Qualcomm Atheros, Inc.



# **QCA99XX Board Data File Structure**

# **Application Note**

80-Y8050-6 Rev. G January 22, 2016

#### Confidential and Proprietary – Qualcomm Atheros, Inc.

**NO PUBLIC DISCLOSURE PERMITTED:** Please report postings of this document on public servers or websites to: DocCtrlAgent@qualcomm.com.

**Restricted Distribution:** Not to be distributed to anyone who is not an employee of either Qualcomm Atheros, Inc. or its affiliated companies without the express approval of Qualcomm Configuration Management.

Not to be used, copied, reproduced, or modified in whole or in part, nor its contents revealed in any manner to others without the express written permission of Qualcomm Atheros, Inc.

For additional information or to submit technical questions go to https://createpoint.qti.qualcomm.com/



Qualcomm is a trademark of Qualcomm Incorporated, registered in the United States and other countries. All Qualcomm Incorporated trademarks are used with permission. Other product and brand names may be trademarks or registered trademarks of their respective owners.

This technical data may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited.

# **Revision history**

| Revision | Date           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|----------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| А        | September 2014 | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| В        | November 2014  | Table 2-1 BDF layout  Change section "5G power calibration data and target power/CTL table" to "5G power calibration data and target power table".  Add "Rx calibration" and "5G power CTL table" sections.  Change "TOTAL SIZE" to 13280.  Add 2.8.1 2 GHz target power.  Add 2.6.2 "2" GHz CTL power.  Change Table 2-10  Add "targetPower2G SU12,VHT20, G", "targetPower2G SU34, MU, VHT20, G", "ctlIndex2G_11b", 'ctlPreqbin2G_11b", "ctlIData2G_11b", "ctlIData2G_11b", "ctlIndex2G_HT20/VHT20", "ctlFreqbin2G_HT20/VHT20", "ctlFreqbin2G_HT40/VHT40", "ctlFreqbin2G_HT40/VHT40", and "ctlData2G_HT40/VHT40", and "ctlData2G_HT40/VHT40", and "ctlData2G_HT40/VHT40", and "ctlData2G_HT40/VHT40", and "ctlData2G_HT40/VHT40", "ctlFreqbin2G_HT40/VHT40", and "ctlData2G_HT40/VHT40", "ctlData2G_HT40/VHT40", "ctlFreqbin2G_HT40/VHT20, G", "targetPower5G SU34, MU, VHT20, G", "Sticky write to set register", "Rx Gain Cal", "ctlData5G_HT20, "ctlData5G_H1a", "ctlIndex5G_H1a", "ctlFreqbin5G_H120/VHT20", "ctlPata5G_HT40/VHT20", "ctlData5G_HT40/VHT20", "ctlData5G_HT40/VHT40", "ctlData5G_HT40/VHT40", "ctlPreqbin5G_HT40/VHT40", "ctlPreqbin5G_NH780", "ctlPreqbin5G_VH780", "ctlPr |  |  |  |
| С        | December 2014  | <ul> <li>Rx Gain Cal 2G 96 Bytes.</li> <li>Added Section B, Related Documentation</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| D        | February 2015  | Add smartAn tennaEnabl e field in Table 2-2. Update 2.8.1 2 GHz target power and 2.9.1 5 GHz target power.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| E        | November 2015  | Updated for 160 MHz and latest fields available in board data file; changes throughout document                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| F        | December 2015  | Added description of new fields paprdShortCal, and nonLinearTxFir and new flag WHAL_FLAG3_OVERRIDE_SWTBLCOM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| G        | January 2015   | <ul> <li>EEPROM is now referred to as the board data file (BDF)</li> <li>Added 160 and 80p80 CTL fields</li> <li>GLUT Offset Table Updates</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |

# **Applicable Chips**

| Chip Number                                              |
|----------------------------------------------------------|
| QCA9980, QCA9981, QCA9990, QCA9982, QCA9983, and QCA9992 |
| QCA9984 and QCA9994                                      |



# Contents

| 1 Overview                              | 7  |
|-----------------------------------------|----|
| 2 QCA99XX BDF Layout                    | 8  |
| 2.1 Base BDF header                     |    |
|                                         |    |
| 2.2 BDF flags                           |    |
| 2.3 Bimodal BDF header                  |    |
| 2.4 Frequency modal BDF header          |    |
| 2.5 Spur mitigation                     |    |
| 2.6 Heavy Clip Configuration            |    |
| 2.7 Secondary segment GLUT offset table |    |
| 2.8 2.4 GHz calibration                 |    |
| 2.8.1 2 GHz target power                |    |
| 2.8.2 2 GHz CTL power                   | 20 |
| 2.9 5 GHz calibration                   |    |
| 2.9.1 5 GHz target power                | 23 |
| 2.9.2 5 GHz CTL power                   | 24 |
| 2.10 RX Gain Cal                        | 28 |
| 2.10.1 Rx Gain Cal 5G 96 Bytes          | 28 |
| 2.10.2 Rx Gain Cal 2G 96 Bytes          |    |
| 2.11 Calibration data per chip          | 30 |
| A Baseband Registers                    | 31 |
|                                         |    |
| A.1 BB_switch_table_com1 register       |    |
| A.2 BB_switch_table_com2 register       |    |
| A.3 BB_switch_table_chn_b0 register     |    |
| A.4 BB_ext_atten_switch_ctl_b0 register | 33 |
| B Related Documentation                 | 34 |

# **Tables**

| Table 2-1 BDF layout                                                 | 8  |
|----------------------------------------------------------------------|----|
| Table 2-2 Base header                                                |    |
| Table 2-3 BDF flags                                                  | 11 |
| Table 2-4 Modal section                                              | 13 |
| Table 2-5 Frequency modal BDF header                                 | 15 |
| Table 2-6 Spur mitigation                                            | 16 |
| Table 2-7 Heavy clip configuration                                   | 17 |
| Table 2-8 Secondary segment GLUT offset table                        | 18 |
| Table 2-9 2-GHz target powers in the board data file                 |    |
| Table 2-10 2.4 GHz calibration, target, and CTL power                | 20 |
| Table 2-11 5-GHz target powers in the board data file                |    |
| Table 2-12 5 GHz calibration, target and CTL power                   | 24 |
| Table 2-13 rxGainCalCfg – Configuration for Rx Gain CAL              | 28 |
| Table 2-14 rxGainCalResult– Results for Rx gain CAL for each channel | 28 |
| Table 2-15 rxGainCalCfg – Configuration for Rx Gain Cal              | 29 |
| Table 2-16 rxGainCalResult– Results for Rx Gain Cal for each Channel | 29 |
| Table 2-17 Thermal and ATE fields                                    | 30 |
| Table 2-18 ATE fields                                                |    |
| Table A-1 BB_switch_table_com1 register                              | 31 |
| Table A-2 BB switch table com1 bit description                       | 31 |
| Table A-3 BB_switch_table_com2 register                              | 32 |
| Table A-4 BB_switch_table_com2 bit description                       | 32 |
| Table A-5 BB_switch_table_chn_b0 register                            | 32 |
| Table A-6 BB_switch_table_chn_b0 bit description                     | 32 |
| Table A-7 BB_ext_atten_switch_ctl_b0 register                        | 33 |
| Table A-8 BB_ext_atten_switch_ctl_b0 bit description                 | 33 |
|                                                                      |    |

# 1 Overview

The board data file (BDF) structure identifies all the BDF fields and their values. Some fields' values cannot be changed or are reserved for future use.



# 2 QCA99XX BDF Layout

Table 2-1 BDF layout

| Section                                                 | Size  |
|---------------------------------------------------------|-------|
| Base BDF header                                         | 200   |
| Bimodal BDF header (2 GHz/5 GHz)                        | 528   |
| Frequency modal BDF header                              | 148   |
| Spur mitigation                                         | 136   |
| 2 GHz power calibration data and target power/CTL table | 3234  |
| 5 GHz power calibration data and target power table     | 6882  |
| Sticky write table                                      | 508   |
| Rx calibration                                          | 192   |
| 5 GHz power CTL table                                   | 1024  |
| Chip calibration data                                   | 36    |
| ATE data                                                | 144   |
| TOTAL SIZE                                              | 13280 |

| 2.1 Base E       | BDF he    | 20, 30.                                                                   |         |                         |
|------------------|-----------|---------------------------------------------------------------------------|---------|-------------------------|
| Field Name       | Byte<br>s | Description                                                               | Bit Num | Bit Definition          |
| length           | 2         | Overall BDF file size based on the .bin file selected                     | [16:0]  | Value                   |
| checksum         | 2         | BDF file checksum                                                         | [16:0]  | Value                   |
| eeprom version   | 1         | Version control                                                           | [7:0]   | Value                   |
| template version | 1         | Template version control (some boards have special template define field) | [7:0]   | Value                   |
| macAddr          | 6         | WLAN MAC Address                                                          | [47:0]  | WLAN MAC Address        |
| regDmn           | 4         | Determines regulatory domain,                                             | [31:16] | Reserved                |
|                  |           | country code                                                              | [15]    | COUNTRY_OR_DOMAIN_FLAG  |
|                  |           |                                                                           | [14]    | WORLD_WIDE_ROAMING_FLAG |
|                  |           |                                                                           | [11:0]  | COUNTRY_OR_DOMAIN_CODE  |
| opCapBrdFlags    | 16        | Determines device operation mode (detail in BDF FLAGS page)               | [95:0]  | Refer to BDF flags      |
| binBuildNumber   | 4         | Includes 4 fields:                                                        | [31:24] | boardDataRev            |
|                  |           |                                                                           | [23:16] | projectId               |
|                  |           |                                                                           | [15:8]  | customerId              |
|                  |           |                                                                           | [7:0]   | refDesignId             |

| MIMO configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                         | T .                                        |                                                                                        |         | Γ=                                                                                |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------|----------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------|--|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | txrxMask                | 1                                          | Tx and Rx Mask bit to identify                                                         | [7:4]   |                                                                                   |  |  |
| Signat   S                      |                         |                                            | Willylo Coringulation                                                                  |         |                                                                                   |  |  |
| Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   Signed compensation value in 1/8h dB steps - Positive values specify the amount temoved, negative values specify the amount to be added   Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   Compensate all 20 MHz rates for any delta from calibration   (e.g. between 1-c.hain calibration and 4-chain op)   (7:0)   Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   Compensate all 20 MHz rates for any delta from calibration and 4-chain op)   (7:0)   Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   Compensate all 20 MHz rates for any delta from calibration   (7:0)   Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   Compensate all 80 MHz rates for any delta from calibration   (7:0)   Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   (7:0)   Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   (7:0)   Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   (7:0)   Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   (7:0)   Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   (7:0)   Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   (7:0)   Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   (7:0)   Signed compensation value in 1/8h dB steps - Positive values specify the amount to be added   (7:0)   Signed compensation value in 1/8h dB steps - Positive values the amount to be added   (                      |                         |                                            |                                                                                        |         |                                                                                   |  |  |
| Oxt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                         |                                            |                                                                                        |         | 0x3 RF Chain 0 && 1                                                               |  |  |
| rfSilent 1 Reserved for RFSilent pin config [7:0] Reserved  wlanLedGpio 1 Reserved for control internal switching regulator register   1 Reserved for calibration   1 Reserved for customer to write info   1 Reserved for stuture use   1 Reserved for future use   1 Reserved for pDp configuration   1 Reserved for DPD configuration   1 Reserved for                     |                         |                                            |                                                                                        | [3:0]   | Tx Mask                                                                           |  |  |
| rfSilent 1 Reserved for RFSilent pin config [7:0] Reserved  wlanLedGpio 1 Reserved for LED pin config [7:0] Reserved  swreg 1 Reserved for control internal switching regulator register  deltaCck 1 Compensate all 2 CK rates for any delta from calibration  delta20 1 Compensate all 2 0 MHz rates for any delta from calibration (e.g. between 1-chain calibration and 4-chain ca)  delta40 1 Compensate all 4 0 MHz rates for any delta from calibration (e.g. between 1-chain ca)  delta40 1 Compensate all 4 0 MHz rates for any delta from calibration and 4-chain co)  delta80 1 Compensate all 4 0 MHz rates for any delta from calibration and 4-chain co)  delta80 1 Compensate all 8 0 MHz rates for any delta from calibration  delta80 1 Compensate all 8 0 MHz rates for any delta from calibration  delta80 1 Compensate all 80 MHz rates for any delta from calibration  delta80 1 Compensate all 80 MHz rates for any delta from calibration  delta80 1 Compensate all 80 MHz rates for any delta from calibration  delta80 1 Compensate all 80 MHz rates for any delta from calibration  delta80 1 Compensate all 80 MHz rates for any delta from calibration  delta80 1 Compensate all 80 MHz rates for any delta from calibration  delta80 1 Compensate all 80 MHz rates for any delta from calibration  delta80 1 Compensate all 80 MHz rates for any delta from calibration  delta80 1 Compensate all 80 MHz rates for any delta from calibration  delta80 1 Compensate all 80 MHz rates for any delta from calibration  delta80 1 Compensate all 80 MHz rates for any delta from calibration  delta80 1 Compensate all 80 MHz rates for any delta from calibration  delta80 1 Compensate all 80 MHz rates for any delta from calibration  from out, negative values the amount to be added  from calibration  [7:0] Signed compensation value in 1/8 <sup>th</sup> dB steps - Positive values specify the amount removed, negative values the amount to be added  from calibration  [7:0] NiA Thurburd Steps - Positive values specify the amount from value in 1/8 <sup>th</sup> dB steps - Positive values specify the |                         |                                            |                                                                                        |         | 0x1 RF Chain 0                                                                    |  |  |
| rfSilent 1 Reserved for RFSilent pin config [7:0] Reserved  wlanLedGpio 1 Reserved for LED pin config [7:0] Reserved  swreg 1 Reserved for Control internal [7:0] Reserved  deltaCck 1 Compensate all CCK rates for any delta from calibration and 4-chain calibration and 4-c                    |                         |                                            |                                                                                        |         | 0x2 RF Chain 1                                                                    |  |  |
| WalledGpio   1   Reserved for Cett Din config   [7:0]   Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                         |                                            |                                                                                        |         | 0x3 RF Chain 0 && 1                                                               |  |  |
| WalledGpio   1   Reserved for Cett Din config   [7:0]   Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | rfSilent                | 1                                          | Reserved for RFSilent pin config                                                       | [7:0]   | Reserved                                                                          |  |  |
| Swreg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | wlanLedGpio             | 1                                          | Reserved for LED pin config                                                            | [7:0]   | Reserved                                                                          |  |  |
| Switching regulator register   Compensate all CCK rates for any delta from calibration   Gelta                      | <u> </u>                | 1                                          | -                                                                                      |         | Reserved                                                                          |  |  |
| delta20  del                    | 5 o g                   |                                            |                                                                                        |         |                                                                                   |  |  |
| any delta from calibration (e.g. between 1-chain calibration and 4-chain op)  delta40  1 Compensate all 40 MHz rates for any delta from calibration  delta80  1 Compensate all 80 MHz rates for any delta from calibration  delta80  1 Compensate all 80 MHz rates for any delta from calibration  delta80  1 Compensate all 80 MHz rates for any delta from calibration  custData  20 Space for customer to write info param_for_tuning_caps  1 Value of XTAL_CAPOUTDAC  param_for_tuning_caps  1 Value of XTAL_CAPOUTDAC  param_for_tuning_caps  1 Value of XTAL_CAPOUTDAC  param_for_tuning_caps  1 Value of XTAL_CAPINDAC  param_for_tuning_caps  1 PDP GLUT selection index    Trol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | deltaCck                | 1                                          |                                                                                        | [7:0]   | steps - Positive values specify the amoun removed, negative values the amount to  |  |  |
| delta80 1 Compensate all 80 MHz rates for any delta from calibration  delta80 1 Compensate all 80 MHz rates for any delta from calibration  custData 20 Space for customer to write info param_for_tuning_caps 1 Value of XTAL_CAPOUTDAC [7:0] Value of XTAL_CAPOUTDAC  param_for_tuning_caps 1 Value of XTAL_CAPINDAC [7:0] Value of XTAL_CAPINDAC [7:0] Value of XTAL_CAPINDAC  tpc_flag 1 Reserved for future use Reserved for future use design)  dpdRfbMode 1 DPD GLUT selection index defension [7:0] Number of GLUTs used in a current reference design (3 or 4 depending upon the ref design)  dpdTrainingSample 2 Reserved for DPD configuration [15:0] N/A  dpdTargetLvlHi 1 Reserved for DPD configuration [7:0] N/A  dpdTargetLvlHi 1 Reserved for DPD configuration [7:0] N/A  dpdTargetLvlLow 1 Reserved for DPD configuration [7:0] N/A  dpdTargetLvlWeak 1 Reserved for DPD configuration [7:0] N/A  dpdPwrLow 1 Reserved for DPD configuration [7:0] N/A  dpdPnable 1 Reserved for DPD configuration [7:0] N/A  dpdSqLimit 1 Maximum DPD training quality limit [7:0] Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | delta20                 | 1                                          | any delta from calibration (e.g. between 1-chain calibration                           | [7:0]   | steps - Positive values specify the amount removed, negative values the amount to |  |  |
| custData 20 Space for customer to write info be added  removed, negative values specify the amount removed, negative values the amount to be added  removed, negative values the amount to be added and removed, negative values the amount to be added and removed. The added in a current reference design (3 or 4 depending upon the reference design (3                    | delta40                 | 1                                          |                                                                                        | [7:0]   | steps - Positive values specify the amoun removed, negative values the amount to  |  |  |
| param_for_tuning_caps 1 Value of XTAL_CAPOUTDAC [7:0] Value of XTAL_CAPOUTDAC  param_for_tuning_caps_1 1 Value of XTAL_CAPINDAC [7:0] Value of XTAL_CAPINDAC  tpc_flag 1 Reserved for future use Reserved  dpdRfbMode 1 DPD GLUT selection index [7:0] Number of GLUTs used in a current reference design (3 or 4 depending upon the ref design)  ox1 Enable 3 GLUT  ox4 Enable 4 GLUT  dpdTrainingSample 2 Reserved for DPD configuration [15:0] N/A  dpdHeavyClipEnable 2 Reserved for DPD configuration [7:0] N/A  dpdQuickDrop 1 Reserved for DPD configuration [7:0] N/A  dpdTargetLvIHi 1 Reserved for DPD configuration [7:0] N/A  dpdTargetLvIWeak 1 Reserved for DPD configuration [7:0] N/A  dpdPargetLvIWeak 1 Reserved for DPD configuration [7:0] N/A  dpdPwrLow 1 Reserved for DPD configuration [7:0] N/A  dpdPwrLow 1 Reserved for DPD configuration [7:0] N/A  dpdPwrLow 1 Reserved for DPD configuration [7:0] N/A  dpdEnable 1 Enable DPD [7:0] 1 Enable  0 Disable  dpdSqLimit 1 Maximum DPD training quality limit [7:0] Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | delta80 1               |                                            | any delta from calibration steps - Positive values speriments removed, negative values |         | steps - Positive values specify the amoun removed, negative values the amount to  |  |  |
| param_for_tuning_caps_1       1       Value of XTAL_CAPINDAC       [7:0]       Value of XTAL_CAPINDAC         tpc_flag       1       Reserved for future use       Reserved         dpdRfbMode       1       DPD GLUT selection index       [7:0]       Number of GLUTs used in a current reference design (3 or 4 depending upon the ref design)         0x1       Enable 3 GLUT       0x4       Enable 4 GLUT         dpdTrainingSample       2       Reserved for DPD configuration       [15:0]       N/A         dpdHeavyClipEnable       2       Reserved for DPD configuration       [7:0]       N/A         dpdQuickDrop       1       Reserved for DPD configuration       [7:0]       N/A         dpdTargetLvlHi       1       Reserved for DPD configuration       [7:0]       N/A         dpdTargetLvlWeak       1       Reserved for DPD configuration       [7:0]       N/A         dpdPwrHi       1       Reserved for DPD configuration       [7:0]       N/A         dpdPwrLow       1       Reserved for DPD configuration       [7:0]       N/A         dpdEnable       1       Enable DPD       [7:0]       1       Enable         dpdSQLimit       1       Maximum DPD training quality limit       [7:0]       Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | custData                | 20                                         | Space for customer to write info                                                       | [159:0] | N/A                                                                               |  |  |
| tpc_flag 1 Reserved for future use                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | param_for_tuning_caps   | 1                                          | Value of XTAL_CAPOUTDAC                                                                | [7:0]   | Value of XTAL_CAPOUTDAC                                                           |  |  |
| dpdRfbMode         1         DPD GLUT selection index         [7:0]         Number of GLUTs used in a current reference design (3 or 4 depending upon the ref design)           0x1         Enable 3 GLUT         0x4         Enable 3 GLUT           0x4         Enable 4 GLUT         0x4         Enable 4 GLUT           dpdParamingSample         2         Reserved for DPD configuration         [15:0]         N/A           dpdQuickDrop         1         Reserved for DPD configuration         [7:0]         N/A           dpdTargetLvIHi         1         Reserved for DPD configuration         [7:0]         N/A           dpdTargetLvILow         1         Reserved for DPD configuration         [7:0]         N/A           dpdTargetLvIWeak         1         Reserved for DPD configuration         [7:0]         N/A           dpdPwrHi         1         Reserved for DPD configuration         [7:0]         N/A           dpdPwrLow         1         Reserved for DPD configuration         [7:0]         N/A           dpdEnable         1         Enable DPD         [7:0]         1         Enable           dpdSqLimit         1         Maximum DPD training quality limit         [7:0]         Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | param_for_tuning_caps_1 | 1                                          | Value of XTAL_CAPINDAC                                                                 | [7:0]   | Value of XTAL_CAPINDAC                                                            |  |  |
| dpdRfbMode       1       DPD GLUT selection index       [7:0]       Number of GLUTs used in a current reference design (3 or 4 depending upon the ref design)         0x1       Enable 3 GLUT         0x4       Enable 4 GLUT         dpdTrainingSample       2       Reserved for DPD configuration       [15:0]       N/A         dpdHeavyClipEnable       2       Reserved for DPD configuration       [7:0]       N/A         dpdQuickDrop       1       Reserved for DPD configuration       [7:0]       N/A         dpdTargetLvIHi       1       Reserved for DPD configuration       [7:0]       N/A         dpdTargetLvIWeak       1       Reserved for DPD configuration       [7:0]       N/A         dpdPwrHi       1       Reserved for DPD configuration       [7:0]       N/A         dpdPwrLow       1       Reserved for DPD configuration       [7:0]       N/A         dpdEnable       1       Enable DPD       [7:0]       1       Enable         dpdSqLimit       1       Maximum DPD training quality limit       [7:0]       Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | tpc_flag                | 1                                          | Reserved for future use                                                                |         | Reserved                                                                          |  |  |
| dpdTrainingSample2Reserved for DPD configuration[15:0]N/AdpdHeavyClipEnable2Reserved for DPD configuration[15:0]N/AdpdQuickDrop1Reserved for DPD configuration[7:0]N/AdpdTargetLvIHi1Reserved for DPD configuration[7:0]N/AdpdTargetLvILow1Reserved for DPD configuration[7:0]N/AdpdTargetLvIWeak1Reserved for DPD configuration[7:0]N/AdpdPwrHi1Reserved for DPD configuration[7:0]N/AdpdPwrLow1Reserved for DPD configuration[7:0]N/AdpdEnable1Enable DPD[7:0]1EnabledpdSqLimit1Maximum DPD training quality limit[7:0]Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | dpdRfbMode              | 1                                          | DPD GLUT selection index                                                               | [7:0]   | reference design (3 or 4 depending upon the ref design)                           |  |  |
| dpdTrainingSample2Reserved for DPD configuration[15:0]N/AdpdHeavyClipEnable2Reserved for DPD configuration[15:0]N/AdpdQuickDrop1Reserved for DPD configuration[7:0]N/AdpdTargetLvlHi1Reserved for DPD configuration[7:0]N/AdpdTargetLvlLow1Reserved for DPD configuration[7:0]N/AdpdTargetLvlWeak1Reserved for DPD configuration[7:0]N/AdpdPwrHi1Reserved for DPD configuration[7:0]N/AdpdPwrLow1Reserved for DPD configuration[7:0]N/AdpdEnable1Enable DPD[7:0]1EnabledpdSqLimit1Maximum DPD training quality limit[7:0]Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                         |                                            |                                                                                        |         |                                                                                   |  |  |
| dpdHeavyClipEnable2Reserved for DPD configuration[15:0]N/AdpdQuickDrop1Reserved for DPD configuration[7:0]N/AdpdTargetLvIHi1Reserved for DPD configuration[7:0]N/AdpdTargetLvILow1Reserved for DPD configuration[7:0]N/AdpdTargetLvIWeak1Reserved for DPD configuration[7:0]N/AdpdPwrHi1Reserved for DPD configuration[7:0]N/AdpdPwrLow1Reserved for DPD configuration[7:0]N/AdpdEnable1Enable DPD[7:0]1EnabledpdSqLimit1Maximum DPD training quality limit[7:0]Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | do dTrainin nO annula   | 0                                          | December 16 - DDD firmer firm                                                          | [45.0]  |                                                                                   |  |  |
| dpdQuickDrop1Reserved for DPD configuration[7:0]N/AdpdTargetLvlHi1Reserved for DPD configuration[7:0]N/AdpdTargetLvlLow1Reserved for DPD configuration[7:0]N/AdpdTargetLvlWeak1Reserved for DPD configuration[7:0]N/AdpdPwrHi1Reserved for DPD configuration[7:0]N/AdpdPwrLow1Reserved for DPD configuration[7:0]N/AdpdEnable1Enable DPD[7:0]1EnabledpdSqLimit1Maximum DPD training quality limit[7:0]Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                         |                                            | _                                                                                      |         |                                                                                   |  |  |
| dpdTargetLvlHi1Reserved for DPD configuration[7:0]N/AdpdTargetLvlLow1Reserved for DPD configuration[7:0]N/AdpdTargetLvlWeak1Reserved for DPD configuration[7:0]N/AdpdPwrHi1Reserved for DPD configuration[7:0]N/AdpdPwrLow1Reserved for DPD configuration[7:0]N/AdpdEnable1Enable DPD[7:0]1EnabledpdSqLimit1Maximum DPD training quality limit[7:0]Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                         | 1                                          |                                                                                        |         |                                                                                   |  |  |
| dpdTargetLvILow         1         Reserved for DPD configuration         [7:0]         N/A           dpdTargetLvIWeak         1         Reserved for DPD configuration         [7:0]         N/A           dpdPwrHi         1         Reserved for DPD configuration         [7:0]         N/A           dpdPwrLow         1         Reserved for DPD configuration         [7:0]         N/A           dpdEnable         1         Enable DPD         [7:0]         1         Enable           dpdSqLimit         1         Maximum DPD training quality limit         [7:0]         Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                         | 1                                          | _                                                                                      |         |                                                                                   |  |  |
| dpdTargetLvIWeak         1         Reserved for DPD configuration         [7:0]         N/A           dpdPwrHi         1         Reserved for DPD configuration         [7:0]         N/A           dpdPwrLow         1         Reserved for DPD configuration         [7:0]         N/A           dpdEnable         1         Enable DPD         [7:0]         1         Enable           dpdSqLimit         1         Maximum DPD training quality limit         [7:0]         Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                         | 1                                          |                                                                                        |         |                                                                                   |  |  |
| dpdPwrHi         1         Reserved for DPD configuration         [7:0]         N/A           dpdPwrLow         1         Reserved for DPD configuration         [7:0]         N/A           dpdEnable         1         Enable DPD         [7:0]         1         Enable           0         Disable           dpdSqLimit         1         Maximum DPD training quality limit         [7:0]         Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                         | 1                                          | _                                                                                      |         |                                                                                   |  |  |
| dpdPwrLow         1         Reserved for DPD configuration         [7:0]         N/A           dpdEnable         1         Enable DPD         [7:0]         1         Enable           dpdSqLimit         1         Maximum DPD training quality limit         [7:0]         Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | •                       | 1                                          | · ·                                                                                    | [7:0]   |                                                                                   |  |  |
| dpdEnable         1         Enable DPD         [7:0]         1         Enable           0         Disable           dpdSqLimit         1         Maximum DPD training quality limit         [7:0]         Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ·                       | 1                                          | _                                                                                      | [7:0]   |                                                                                   |  |  |
| dpdSqLimit 1 Maximum DPD training quality limit [7:0] Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | dpdPwrLow               | 1                                          | Reserved for DPD configuration                                                         | [7:0]   | N/A                                                                               |  |  |
| dpdSqLimit 1 Maximum DPD training quality limit [7:0] Limit set at 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | dpdEnable               | 1                                          | Enable DPD                                                                             | [7:0]   | 1 Enable                                                                          |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                         |                                            |                                                                                        |         | 0 Disable                                                                         |  |  |
| dpdSqBestLimit 1 Best DPD training quality limit [7:0] Best training quality set at 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | dpdSqLimit              | 1                                          | Maximum DPD training quality limit                                                     | [7:0]   | Limit set at 60                                                                   |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | dpdSqBestLimit          | estLimit 1 Best DPD training quality limit |                                                                                        | [7:0]   | Best training quality set at 20                                                   |  |  |
| dpdCorexRange 1 DPD timing search window [7:0] Current algorithm search window fixed at 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | dpdCorexRange           |                                            |                                                                                        | [7:0]   | Current algorithm search window fixed at                                          |  |  |

| dpdForceClock_TxRadioBW  | 1  | Reserved for DPD configuration  | [7:0]   | N/A                                      |                                     |  |
|--------------------------|----|---------------------------------|---------|------------------------------------------|-------------------------------------|--|
| dpdAm2PmMask             | 4  | DPD enable mask for MCS9 ~      | [31:0]  | 1                                        | Enable                              |  |
|                          |    | MCS0 for Nss=1/2/3(4)           |         | 0                                        | Disable                             |  |
| dpdHt40Mask              | 4  | DPD enable mask HT40 for MCS9   | [31:0]  | 1                                        | Enable                              |  |
|                          |    | ~ MCS0 for Nss=1/2/3(4)         |         | 0                                        | Disable                             |  |
| dpdTrainingBW            | 1  | DPD training bandwidth          | [7:0]   | 7                                        | 50 MHz+RC47.5                       |  |
|                          |    |                                 |         | 6                                        | 50 MHz+RC25                         |  |
|                          |    |                                 |         | 5                                        | 120 MHz+RC25 (20 MHz)               |  |
|                          |    |                                 | (6)     | 4                                        | 120 MHz+RC47.5, (40 MHz)            |  |
|                          |    |                                 | 900     | 3                                        | 140 MHz, (80 MHz)                   |  |
|                          |    |                                 |         | 2                                        | 12.5 MHz+RC25                       |  |
|                          |    |                                 |         | 1                                        | 120 MHz                             |  |
|                          |    |                                 |         | 0                                        | 50 MHz                              |  |
| dpdAgc2Settling          | 1  | Reserved for DPD configuration  | [7:0]   | N/A                                      |                                     |  |
| dpdXpaOn                 | 1  | Turn on all external PAs during | [7:0]   | 1                                        | Enable                              |  |
|                          |    | DPD Calibration                 |         | 0                                        | Disable                             |  |
| xtal_temp_comp           | 40 | XTAL calibration temperature    | [319:0] | Repea                                    | ted over 10 temperature sets        |  |
|                          |    | compensation                    |         | deltaCapin (between room and each temp)  |                                     |  |
|                          |    | 00                              |         | deltaCapout (btw. room and each temp)    |                                     |  |
|                          |    | 3                               |         |                                          | erature for each capin/capout delta |  |
| baseFuture1              | 12 | Reserved for future use         | [95:0]  | Reserv                                   |                                     |  |
| clpc_error               | 2  | Reserved for future use         | [15:0]  | Reserv                                   | ved                                 |  |
| clpcFlag                 | 1  | Reserved for CLPC debug         | [7:0]   | Reserved                                 |                                     |  |
| tempSlopeCharacterized   | 1  | Populated from on chip values   | [7:0]   | Do not set                               |                                     |  |
| xtal_cap_interval        | 4  | Crystal capacitor parameter     | [31:0]  |                                          | 20 1101 001                         |  |
| xtal_cap_offset          | 4  | Crystal capacitor parameter     | [31:0]  |                                          |                                     |  |
| pefFlag                  | 1  | Reserved for future use         | [7:0]   | Reserved                                 |                                     |  |
| pefCalMax                | 1  | Reserved for future use         | [7:0]   | Reserved                                 |                                     |  |
| pefCalMin                | 1  | Reserved for future use         | [7:0]   | Reserved                                 |                                     |  |
| pefCalStep               | 1  | Reserved for future use         | [7:0]   | Reserved                                 |                                     |  |
| pefMaxCalAtt             | 1  | Reserved for future use         | [7:0]   | Reserv                                   | ved                                 |  |
| pefMaxCalBw              | 1  | Reserved for future use         | [7:0]   | Reserv                                   |                                     |  |
| pefMagSel                | 1  | Reserved for future use         | [7:0]   | Reserv                                   |                                     |  |
| pefLbSel                 | 1  | Reserved for future use         | [7:0]   | Reserv                                   |                                     |  |
| checkTrainingStatusDelay | 2  | Training sequence delay status  | [15:0]  | 1100011                                  |                                     |  |
| dpdLNASETTING            | 4  | Reserved for DPD LNA setting    | [31:0]  | N/A                                      |                                     |  |
| nvMacFlag                | 1  | <u> </u>                        |         | MAC address or CAL info saved to         |                                     |  |
| asi lag                  | •  | itt iviite neg                  | [,.0]   | NVM                                      | in to address of the fine saved to  |  |
| mipiPowerMode            | 1  | MIPI interface power mode       | [7:0]   | 1                                        | Medium power mode                   |  |
|                          |    |                                 |         | 0                                        | High power mode                     |  |
|                          |    |                                 |         | Other                                    | values reserved                     |  |
| pefMask                  | 4  | Reserved for future use         | [31:0]  | Reserv                                   | ved                                 |  |
| sensitivityAdjustment    | 1  | Set a new sensitivity level     | [7:0]   | Sensitivity value in range -10 to NF (~- |                                     |  |
| smartAntennaEnable       | 1  | Enable smart antenna            | [7:0]   | , , , , , , , , , , , , , , , , , , ,    |                                     |  |
| ccaThresh                | 1  | Set CCA threshold               | [7:0]   | CCA v                                    | alue in range -10 to NF (~-90)      |  |
| packageType              | 1  | Chip package type               | [7:0]   | 1                                        | BGA                                 |  |
| . 5 ,1                   |    |                                 |         | 0                                        | QFN                                 |  |

| paBiasSetting          | 4         | Bias setting for PA                                            | [31:0]  | Four CUS238/CUS240 specific values set by Qualcomm Atheros                                                     |
|------------------------|-----------|----------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------|
| refDesignIdForFilename | 1         | One new BDF file additions use this ID to match ID in filename | [7:0]   | Enter ID in the BDF files in hexadecimal, filename ID should be decimal                                        |
| paprdShortCal          | 1         | Enable PA Pre-distortion Short calibration                     | [7:0]   | Set to 1 to enable PA pre-distortion short calibration                                                         |
| nonLinearTxFir         | 1         | Enable TxFir for improved Tx mask performance                  | [7:0]   | Set to 1 to enable TxFir. Aids Tx mask perf and must be set in conjunction with updated heavy clip parameters. |
| ThermOffset            | <u>1</u>  | Reserved for future use                                        | [7:0]   | Reserved                                                                                                       |
| baseFuture             | <u>24</u> | Reserved for future use                                        | [199:0] | Reserved                                                                                                       |

# 2.2 BDF flags

#### Table 2-3 BDF flags

| Field Name        | Bytes                                   | Description                                                        | Bit<br>Num   | Bit Def                                                           | inition           |         |  |
|-------------------|-----------------------------------------|--------------------------------------------------------------------|--------------|-------------------------------------------------------------------|-------------------|---------|--|
|                   |                                         |                                                                    | -            | Enable flags for the following modes:                             |                   |         |  |
|                   |                                         |                                                                    |              | WHAL_OPFLAGS_11A                                                  | = 0x01            |         |  |
|                   |                                         | Determines the                                                     |              | WHAL_OPFLAGS_11G                                                  | = 0x02            |         |  |
| opFlags           | 1                                       | operation mode of                                                  | [7:0]        | WHAL_OPFLAGS_5G_HT40                                              | = 0x04            |         |  |
|                   |                                         | the device                                                         | \ \tag{\chi} | WHAL_OPFLAGS_2G_HT40                                              | = 0x08            |         |  |
|                   |                                         |                                                                    | 0,           | WHAL_OPFLAGS_5G_HT20                                              | = 0x10            |         |  |
|                   |                                         |                                                                    | 50,00        | WHAL_OPFLAGS_2G_HT20                                              | = 0x20            |         |  |
|                   |                                         | 70.                                                                | 200          | tempComp                                                          | = 0x01            |         |  |
|                   |                                         | 76, 91                                                             |              | Enable temperature compensation                                   | table for power   |         |  |
|                   |                                         | 30 'SU.                                                            |              | voltComp                                                          | = 0x02            |         |  |
|                   |                                         | 02                                                                 |              | Enable voltage compensate table for power                         |                   |         |  |
|                   |                                         |                                                                    |              | Reserved                                                          | = 0x04            |         |  |
|                   |                                         | Cama faatuusa                                                      |              | Reserved = 0x08                                                   |                   |         |  |
| featureEnable     | 1                                       | Some features<br>enable/disable                                    |              | Reserved                                                          | = 0x10            |         |  |
|                   |                                         |                                                                    |              | override_heavy_clip = 0x20                                        |                   |         |  |
|                   |                                         |                                                                    |              | Use common heavy clip values for all bandwidths (see section 2.6) |                   |         |  |
|                   |                                         |                                                                    | -            | tuning_caps                                                       | = 0x40            |         |  |
|                   |                                         |                                                                    |              | Use longshift to update CAPINDAC/CAPOUTDAC                        |                   |         |  |
|                   |                                         |                                                                    |              | override_heavy_clip_perbw = 0x80                                  |                   |         |  |
|                   |                                         |                                                                    |              | Use per bandwidth heavy clip valu                                 | es (see section 2 | 2.6)    |  |
| miscConfiguration | 1                                       | Taken from previous chipsets, reserved for future cfg setting flag | [7:0]        | Reserved                                                          |                   |         |  |
| flag1             | 1                                       | Some flags for set<br>change to setting<br>analog register         | [7:0]        | Reserved                                                          |                   |         |  |
|                   | Boards flags to enable/disable features |                                                                    |              | Reserved for future use                                           |                   |         |  |
| boardFlags        |                                         |                                                                    | [31:0]       | WHAL_BOARD_SELLNA                                                 |                   | = 0x001 |  |
| Dodrai lago       |                                         |                                                                    |              | WHAL_BOARD_ZERO_DBM                                               |                   | = 0x002 |  |
|                   |                                         |                                                                    |              | WHAL_BOARD_USE_OTP_XTAL                                           | CAPS              | = 0x040 |  |

| = 0x008<br>= 0x010<br>= 0x020<br>= 0x080<br>= 0x100<br>= 0x200<br>= 0x400<br>= 0x800<br>= 0x4000<br>= 0x10000<br>= 0x20000<br>= 0x40000<br>= 0x40000<br>= 0x40000<br>= 0x80000<br>= 0x80000 |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| = 0x020<br>= 0x080<br>= 0x100<br>= 0x200<br>= 0x400<br>= 0x800<br>= 0x4000<br>= 0x4000<br>= 0x20000<br>= 0x40000<br>= 0x80000<br>= 0x80000<br>= 0x80000                                     |  |  |
| = 0x080<br>= 0x100<br>= 0x200<br>= 0x400<br>= 0x800<br>= 0x2000<br>= 0x4000<br>= 0x10000<br>= 0x20000<br>= 0x40000<br>= 0x80000<br>= 0x80000                                                |  |  |
| = 0x100<br>= 0x200<br>= 0x400<br>= 0x800<br>= 0x2000<br>= 0x4000<br>= 0x10000<br>= 0x20000<br>= 0x40000<br>= 0x80000<br>= 0x80000                                                           |  |  |
| = 0x200<br>= 0x400<br>= 0x800<br>= 0x2000<br>= 0x4000<br>= 0x10000<br>= 0x20000<br>= 0x40000<br>= 0x80000<br>= 0x01<br>= 0x02                                                               |  |  |
| = 0x400<br>= 0x800<br>= 0x2000<br>= 0x4000<br>= 0x8000<br>= 0x10000<br>= 0x20000<br>= 0x40000<br>= 0x80000<br>= 0x01<br>= 0x02                                                              |  |  |
| = 0x800<br>= 0x2000<br>= 0x4000<br>= 0x8000<br>= 0x10000<br>= 0x20000<br>= 0x40000<br>= 0x80000<br>= 0x01<br>= 0x02                                                                         |  |  |
| = 0x2000<br>= 0x4000<br>= 0x8000<br>= 0x10000<br>= 0x20000<br>= 0x40000<br>= 0x80000<br>= 0x01<br>= 0x02                                                                                    |  |  |
| = 0x4000<br>= 0x8000<br>= 0x10000<br>= 0x20000<br>= 0x40000<br>= 0x80000<br>= 0x01<br>= 0x02                                                                                                |  |  |
| = 0x8000<br>= 0x10000<br>= 0x20000<br>= 0x40000<br>= 0x80000<br>= 0x01<br>= 0x02                                                                                                            |  |  |
| = 0x10000<br>= 0x20000<br>= 0x40000<br>= 0x80000<br>= 0x01<br>= 0x02                                                                                                                        |  |  |
| = 0x20000<br>= 0x40000<br>= 0x80000<br>= 0x01<br>= 0x02                                                                                                                                     |  |  |
| = 0x40000<br>= 0x80000<br>= 0x01<br>= 0x02                                                                                                                                                  |  |  |
| = 0x80000<br>= 0x01<br>= 0x02                                                                                                                                                               |  |  |
| = 0x01<br>= 0x02                                                                                                                                                                            |  |  |
| = 0x02                                                                                                                                                                                      |  |  |
| = 0x02                                                                                                                                                                                      |  |  |
|                                                                                                                                                                                             |  |  |
| = 0x04                                                                                                                                                                                      |  |  |
|                                                                                                                                                                                             |  |  |
| = 0x08                                                                                                                                                                                      |  |  |
| = 0x10                                                                                                                                                                                      |  |  |
| = 0x20                                                                                                                                                                                      |  |  |
| = 0x40                                                                                                                                                                                      |  |  |
|                                                                                                                                                                                             |  |  |
| populated                                                                                                                                                                                   |  |  |
| = 0x02                                                                                                                                                                                      |  |  |
|                                                                                                                                                                                             |  |  |
| = 0x04                                                                                                                                                                                      |  |  |
|                                                                                                                                                                                             |  |  |
| = 0x08                                                                                                                                                                                      |  |  |
|                                                                                                                                                                                             |  |  |
| = 0x10                                                                                                                                                                                      |  |  |
|                                                                                                                                                                                             |  |  |
| = 0x20                                                                                                                                                                                      |  |  |
| alDataTgtPwr)                                                                                                                                                                               |  |  |
| = 0x40                                                                                                                                                                                      |  |  |
| WHAL_FLAG2_OVERRIDE_PAPRD_BW = 0x40 Use dpdTrainingBW field for PAPRD training bandwidth                                                                                                    |  |  |
| = 0x80                                                                                                                                                                                      |  |  |
| en supplied in                                                                                                                                                                              |  |  |
| = 0x01                                                                                                                                                                                      |  |  |
|                                                                                                                                                                                             |  |  |
| via the BDF                                                                                                                                                                                 |  |  |
| = = = = = = = = = = = = = = = = = = =                                                                                                                                                       |  |  |

| Field Name     | Bytes | Description                                                   | Bit<br>Num | Bit Definition                                                                                                                               |
|----------------|-------|---------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|                |       |                                                               |            | Set when the 160 MHz target powers have been populated in the bdf file. If not set, 80MHz target powers will be used                         |
|                |       |                                                               |            | WHAL_FLAG3_OVERRIDE_SWTBLCOM = 0x20                                                                                                          |
|                |       |                                                               |            | When set, the parameters of antCtrlCommon and antCtrlCommon2 are used from the BDF; otherwise value from software will be used               |
|                |       |                                                               |            | WHAL_FLAG3_160_CTL_valid = 0x40                                                                                                              |
|                |       |                                                               |            | Set when the CTL sections for 160 and 80p80 sections are populated; otherwise if clear, the 80 MHz CTL is applied for 160 and 80plus80 modes |
| secGlutCalFlag | 1     | Flag for GLUT<br>calibration of<br>secondary 80MHz<br>channel | [7:0]      | Set to 0x1 when secondary channel GLUT has been calibrated or when the secondChannelGLUTOffset N/Atable is valid                             |
| boardFlagsExt  | 4     | Reserved for coex and other future flags                      | [31:0]     | N/A                                                                                                                                          |

# 2.3 Bimodal BDF header

Table 2-4 Modal section

| Field Name     | Bytes | Description                                                                        | Bit<br>Num | Bit Definition                                                                                             |
|----------------|-------|------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------|
| voltSlope      | 4     | Reserved                                                                           | [31:0]     | Reserved                                                                                                   |
| biModal_resv1  | 2     | Adding for byte alignment                                                          | [15:0]     | N/A                                                                                                        |
| xpaBiasLvl     | 1     | Reserved for external PA bias level voltage level                                  | [7:0]      | Value                                                                                                      |
| antennaGainCh  | 1     | Reserved for ANT gain calculation                                                  | [7:0]      | Value                                                                                                      |
| antCtrlCommon  | 4     | Sets switch_table during Tx states;<br>see BB_SWITCH_TABLE_COM1<br>(Section A.1)   | [31:0]     | Value. Note that WHAL_FLAG3_OVERRIDE_SWTBLCOM needs to be set for this value to apply from board data file |
| antCtrlCommon2 | 4     | Sets ANT switch_table in Rx states;<br>see BB_SWITCH_TABLE_COM2<br>(Section A.2)   | [31:0]     | Value. Note that WHAL_FLAG3_OVERRIDE_SWTBLCOM needs to be set for this value to apply from board data file |
|                |       | Sets XLNA control lines in any state;                                              | [15:0]     | Value of chain 1, 2, 3                                                                                     |
| antCtrlChain   | 8     | see BB_SWITCH_TABLE_CHN_B0 (Section A.3)                                           | [15:0]     | Value of chain 0                                                                                           |
| fem_xpa_set    | 1     | FEM control xpa set<br>enable_xpab/xpaa[3:2]<br>xpab/xpaa_active_high[1:0]         | [7:0]      | Value                                                                                                      |
| rxFilterCap    | 1     | Adjust Rx filter bandwidth                                                         | [7:0]      | Value                                                                                                      |
| rxGainCap      | 1     | Limit max RF gain (in Rx gain table)                                               | [7:0]      | Value                                                                                                      |
|                |       | Tx and Rx gain table index                                                         | [7:4]      | Tx gain table index index 0 for xpa, indx1 for ipa                                                         |
| txrxgain       | 1     | SW fills the INI tables to use based on Tx and Rx gain index (in code arxxx_ini.c) | [3:0]      | Rx gain table index index 0 for xpa, indx1 for ipa                                                         |
| dpdCtrl        | 2     | Reserved for DPD configuration                                                     | [15:0]     | N/A                                                                                                        |

| Field Name                    | Bytes | Description                                                                                 | Bit<br>Num | Bit Definition                                                                                   |
|-------------------------------|-------|---------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------|
| dpdTxFirCoeffSel              | 1     | Reserved for DPD configuration                                                              | [7:0]      | N/A                                                                                              |
| dpdInitRxBbGain               | 1     | Reserved for DPD configuration                                                              | [7:0]      | N/A                                                                                              |
| dpdVht80Mask                  | 4     | DPD enable mask HT40 for MCS9 ~ MCS0 for Nss=1/2/3(4)                                       | [31:0]     | Bit [1] Enable Bit [0] Disable                                                                   |
| dpdInitRxBbGainLow            | 1     | Reserved for DPD configuration                                                              | [7:0]      | N/A                                                                                              |
| dpdInitRxBbGainHi             | 1     | Reserved for DPD configuration                                                              | [7:0]      | N/A                                                                                              |
| dpdMaxIndexRef                | 1     | Reserved for DPD configuration                                                              | [7:0]      | N/A                                                                                              |
| dpdTrainPwrInc_t7             | 1     | Reserved for DPD configuration                                                              | [7:0]      | N/A                                                                                              |
| dpdNoiseRatio                 | 1     | configuration for no of noise bins                                                          | [7:0]      | Ranging from 25 to 30                                                                            |
| dpdStartCoarseldx             | 1     | DPD loopback timing index, considering all 4 chains                                         | [7:0]      | Ranging from 10 to 23                                                                            |
| unUsed                        | 2     | Reserved for future use                                                                     | [7:0]      | Reserved                                                                                         |
| dpdTxFirCoeffMem              | 1     | Reserved for DPD configuration                                                              | [7:0]      | N/A                                                                                              |
| clpcAttenTargetPwrChain0      | 1     | Reserved for future use                                                                     | [7:0]      | Reserved                                                                                         |
| clpcAttenTargetPwrChain1      | 1     | Reserved for future use                                                                     | [7:0]      | Reserved                                                                                         |
| clpcPdetTiaGain               | 1     | Reserved for future use                                                                     | [7:0]      | Reserved                                                                                         |
| clpcSensitivePdadc            | 1     | Reserved for future use                                                                     | [7:0]      | Reserved                                                                                         |
| thermal_interval              | 1     | Reserved for future use                                                                     | [7:0]      | Reserved                                                                                         |
| thermal_interval_lowTemp      | 1     | Reserved for future use                                                                     | [7:0]      | Reserved                                                                                         |
| calPowerOffset                | 1     | Reserved for future use                                                                     | [7:0]      | Reserved                                                                                         |
| clpcLpfHighLowTiaHighGai<br>n | 1     | Reserved for future use                                                                     | [7:0]      | Reserved                                                                                         |
| clpcSqGain                    | 1     | Reserved for future use                                                                     | [7:0]      | Reserved                                                                                         |
| dpdTargetPwrMax               | 1     | Maximum DPD operational range                                                               | [7:0]      | Unit half dB step                                                                                |
| dpdTargetPwrMin               | 1     | Minimum DPD operational range                                                               | [7:0]      | Unit half dB step                                                                                |
| paprdAttenTable               | 20    | DPD configurations                                                                          | [159:0]    |                                                                                                  |
| minCCAPwrThresh               | 2     | Minimum CCA threshold value;<br>applied when<br>WHAL_FLAG2_MINCCA_THR_FRO<br>M_MODAL is set | [15:0]     |                                                                                                  |
| TxIQCalMaxTxGain              | 1     | Reserved for future use                                                                     | [7:0]      | Reserved                                                                                         |
| minPwr4TPCErrCorr             | 1     | It means if transmit power is lower than this value will disable CLPC error correction      | [7:0]      | Value in half dB step                                                                            |
| startChannel                  | 1     | Used to limit range of frequencies supported by hw – start frequency of range               | [7:0]      | 2GHz: value + 2300 = channel frequency in MHz<br>5GHz: Value*5 + 4800 = channel frequency in MHz |
| endChannel                    | 1     | Used to limit range of frequencies supported by hw – start frequency of range               | [7:0]      | 2GHz: value + 2300 = channel frequency in MHz<br>5GHz: Value*5 + 4800 = channel frequency in MHz |
| tempSlopeGLUTShift            | 1     | Reserved for future use                                                                     | [7:0]      | Reserved                                                                                         |
| futureBiModal                 | 37    | Reserved                                                                                    | [295:0]    | Reserved                                                                                         |

# 2.4 Frequency modal BDF header

Table 2-5 Frequency modal BDF header

| Field Name         | Bytes | Description                                                                                                                                                | Bit Num | Bit Definition               |
|--------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------|
|                    |       |                                                                                                                                                            | [7:0]   | value2G                      |
|                    |       |                                                                                                                                                            | [7:0]   | value5GLow freqs = 5180-5500 |
|                    |       | 2 chains                                                                                                                                                   | [7:0]   | value5GMid freqs = 5500-5785 |
| wattand DD         | 40    | Attenuation is in dB, provided by switch (first stage of attenuation).                                                                                     | [7:0]   | value5GHigh freqs = 5785-    |
| xatten1DB          | 16    | Detail in BB_ext_atten_switch_ctl_bx                                                                                                                       | [7:0]   | value2G                      |
|                    |       | (See Section A.4)                                                                                                                                          | [7:0]   | value5GLow freqs = 5180-5500 |
|                    |       |                                                                                                                                                            | [7:0]   | value5GMid freqs = 5500-5785 |
|                    |       |                                                                                                                                                            | [7:0]   | value5GHigh freqs = 5785-    |
|                    |       |                                                                                                                                                            | [7:0]   | value2G                      |
|                    |       |                                                                                                                                                            | [7:0]   | value5GLow freqs = 5180-5500 |
|                    |       | 3 chains                                                                                                                                                   | [7:0]   | value5GMid freqs = 5500-5785 |
| vetter 4 Mercie    | 40    | Margin is to maximum receiver gain in dB,                                                                                                                  | [7:0]   | value5GHigh freqs = 5785-    |
| xatten1Margin      | 16    | before acting first stage of switch attenuation  Detail in BB_ext_atten_switch_ctl_bx                                                                      | [7:0]   | value2G                      |
|                    |       | (See Section A.4)                                                                                                                                          | [7:0]   | value5GLow freqs = 5180-5500 |
|                    |       | 38                                                                                                                                                         | [7:0]   | value5GMid freqs = 5500-5785 |
|                    |       | 0.3 0.0                                                                                                                                                    | [7:0]   | value5GHigh freqs = 5785-    |
|                    |       | 3 chains  Margin is to maximum receiver gain in dB, before acting first stage of switch attenuation Detail in BB_ext_atten_switch_ctl_bx (See Section A.4) | [7:0]   | value2G                      |
|                    |       |                                                                                                                                                            | [7:0]   | value5GLow freqs = 5180-5500 |
|                    | 16    |                                                                                                                                                            | [7:0]   | value5GMid freqs = 5500-5785 |
|                    |       |                                                                                                                                                            | [7:0]   | value5GHigh freqs = 5785-    |
| xatten1Hyst        |       |                                                                                                                                                            | [7:0]   | value2G                      |
|                    |       |                                                                                                                                                            | [7:0]   | value5GLow freqs = 5180-5500 |
|                    |       |                                                                                                                                                            | [7:0]   | value5GMid freqs = 5500-5785 |
|                    |       |                                                                                                                                                            | [7:0]   | value5GHigh freqs = 5785-    |
|                    |       |                                                                                                                                                            | [7:0]   | value2G                      |
|                    |       |                                                                                                                                                            | [7:0]   | value5GLow freqs = 5180-5500 |
|                    |       | 3 chains                                                                                                                                                   | [7:0]   | value5GMid freqs = 5500-5785 |
| vetteral high IT40 | 40    | Margin is to maximum receiver gain in dB,                                                                                                                  | [7:0]   | value5GHigh freqs = 5785-    |
| xatten1HystHT40    | 16    | before acting first stage of switch attenuation  Detail in BB_ext_atten_switch_ctl_bx                                                                      | [7:0]   | value2G                      |
|                    |       | (See Section A.4)                                                                                                                                          | [7:0]   | value5GLow freqs = 5180-5500 |
|                    |       | ,                                                                                                                                                          | [7:0]   | value5GMid freqs = 5500-5785 |
|                    |       |                                                                                                                                                            | [7:0]   | value5GHigh freqs = 5785-    |
|                    |       |                                                                                                                                                            | [7:0]   | value2G                      |
|                    |       |                                                                                                                                                            | [7:0]   | value5GLow freqs = 5180-5500 |
|                    |       | 3 chains                                                                                                                                                   | [7:0]   | value5GMid freqs = 5500-5785 |
| vettendik UTCC     | 40    | Margin is to maximum receiver gain in dB,                                                                                                                  | [7:0]   | value5GHigh freqs = 5785-    |
| xatten1HystHT80    | 16    | before acting first stage of switch attenuation  Detail in BB_ext_atten_switch_ctl_bx                                                                      | [7:0]   | value2G                      |
|                    |       | (See Section A.4)                                                                                                                                          | [7:0]   | value5GLow freqs = 5180-5500 |
|                    |       | , , , , ,                                                                                                                                                  | [7:0]   | value5GMid freqs = 5500-5785 |
|                    |       |                                                                                                                                                            | [7:0]   | value5GHigh freqs = 5785-    |
| xlnaGain           | 4     | xlnaGain                                                                                                                                                   | [31:0]  | xInaGain for 4 chains        |
| Reserved           | 64    | Reserved                                                                                                                                                   | [511:0] | Reserved                     |

# 2.5 Spur mitigation

**Table 2-6 Spur mitigation** 

| Field Name          | Bytes | Description                                                                                                                            | Bit Num          | Bit Definition                                                                                                                                        |  |  |
|---------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| spurRssiThresh      | 1     | RSSI Threshold<br>to enable spur                                                                                                       | Decimal<br>Value | The RSSI threshold to enable the spur mitigation. Spur mitigation is disabled above this RSSI threshold.                                              |  |  |
| spurRssiThreshCCK   | 1     | RSSI Threshold to enable spur in CCK mode                                                                                              | Decimal<br>Value | Value is in decimal as -94.                                                                                                                           |  |  |
|                     |       |                                                                                                                                        | [7:1]            | Reserved                                                                                                                                              |  |  |
| A 41.551            |       | Additional flag to control spur                                                                                                        |                  | 0x01 Enable spur mitigation for noise floor calibration                                                                                               |  |  |
| spurMitFlag         | 1     | mitigation behavior                                                                                                                    | [0]              | 0x02 Spur mitigation mask override                                                                                                                    |  |  |
|                     |       |                                                                                                                                        |                  | 0x04 Set when populating the spurThreshold fields                                                                                                     |  |  |
| spurMitFreqMax      | 1     | Number of frequencies applying spur mitigation                                                                                         | [7:0]            | Up to 8                                                                                                                                               |  |  |
| spurChans_CCK       | 6     | Spur channels in usual fbin coding format: spurChan spurABChoose spurA_PrimSecChoose spurB_PrimSecChoose reserved[4]                   | [47:0]           | Decimal + 2300 = Channel Frequency in MHz                                                                                                             |  |  |
| spurChans_2G        | 8     | spur channels in usual fbin<br>coding format:<br>spurChan<br>spurABChoose<br>spurA_PrimSecChoose<br>spurB_PrimSecChoose<br>reserved[4] | [63:0]           | Value + 2300 = Channel Frequency in MHz                                                                                                               |  |  |
| spurStr_2G          | 8     | Spur strength of the corresponding 2GHz frequency                                                                                      | [63:0]           | Spur strength                                                                                                                                         |  |  |
| spurChans_5G        | 64    | spur channels in usual fbin<br>coding format;<br>spurChan<br>spurABChoose<br>spurA_PrimSecChoose<br>spurB_PrimSecChoose<br>reserved[4] | [511:0]          | Value*5 + 4800 = Channel Frequency in MHz                                                                                                             |  |  |
| spurStr_5G          | 32    | Spur strength of the corresponding 5 GHz frequency                                                                                     | [255:0]          | Spur strength                                                                                                                                         |  |  |
| spur_config_reserve | 3     | Spur configurations                                                                                                                    | [23:0]           | Spur configurations                                                                                                                                   |  |  |
| spurThreshold       | 5     | Spur configurations                                                                                                                    | [39:0]           | Used to override the following thresholds: SPUR_THRESHOLD_AGC SPUR_THRESHOLD_SELFCOR SPUR_THRESHOLD_DATA_TD SPUR_THRESHOLD_DATA_FD SPUR_THRESHOLD_CCK |  |  |
| spurPuncMask        | 1     | Spur configurations                                                                                                                    | [7:0]            | Spur configurations                                                                                                                                   |  |  |
| spurPilotMask       | 1     | Spur configurations                                                                                                                    | [7:0]            | Spur configurations                                                                                                                                   |  |  |
| spurChanMask        | 1     | Spur configurations                                                                                                                    | [7:0]            | Spur configurations                                                                                                                                   |  |  |

# 2.6 Heavy Clip Configuration

**Table 2-7 Heavy clip configuration** 

| Field Name                           |    | Description                                                                                                                      | Bit<br>Num | Bit Definition                                                                            |
|--------------------------------------|----|----------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------|
| heavyClipFactorQam                   | 10 | Per MCS heavy clip factor for 20MHz if override_heavy_clip_perbw is set or all bandwidths if override_heavy_clip is set          | [79:0]     | MCS0 -> byte 0<br><br>MCS9 -> byte 9                                                      |
| heavyClipCompFactorQam               | 10 | Corresponding compensation factor for 20 MHz or all bandwidths (as above)                                                        | [79:0]     | MCS0 -> byte 0<br><br>MCS9 -> byte 9                                                      |
| heavyClipFactorQamNonHtDup40         | 10 | Per MCS heavy clip factor for 40 MHz non-HT duplicate                                                                            | [79:0]     | MCS0 -> byte 0<br><br>MCS9 -> byte 9                                                      |
| heavyClipCompFactorQamNonHtD<br>up40 | 10 | Corresponding compensation factor for 40 MHz non-HT duplicate                                                                    | [79:0]     | MCS0 -> byte 0<br><br>MCS9 -> byte 9                                                      |
| heavyClipFactorQamNonHtDup80         | 10 | Per MCS heavy clip factor for 80MHz non-HT duplicate                                                                             | [79:0]     | MCS0 -> byte 0<br><br>MCS9 -> byte 9                                                      |
| heavyClipCompFactorQamNonHtD<br>up80 | 10 | Corresponding compensation factor for 80 MHz non-HT duplicate                                                                    | [79:0]     | MCS0 -> byte 0<br><br>MCS9 -> byte 9                                                      |
| heavyClipEnableBitMap                | 2  | Enables which rates apply heavy clip; only these rates apply heavy clip regardless of how many rates have factor values supplied | [15:0]     | MCS0 -> bit 0<br><br>MCS9 -> bit 9                                                        |
| heavyClipUsePreEmp                   | 1  | Enable the Frequency-Domain pre-emphasis                                                                                         | [7:0]      | WIGGS -> bit 3                                                                            |
| heavyClipBackoffPwr2x                | 1  | Power back off for 3 and 4 stream SU target powers in ½-dB step size                                                             | [7:0]      |                                                                                           |
| heavyClipFactorQam_40Mhz             | 10 | Per MCS heavy clip factor for 40 MHz if override_heavy_clip_perbw is set                                                         | [79:0]     | MCS0 -> byte 0<br><br>MCS9 -> byte 9                                                      |
| heavyClipCompFactorQam_40Mhz         | 10 | Corresponding compensation factor for 40 MHz                                                                                     | [79:0]     | MCS0 -> byte 0<br><br>MCS9 -> byte 9                                                      |
| heavyClipFactorQam_80Mhz             | 10 | Per MCS heavy clip factor for 80 MHz if override_heavy_clip_perbw is set                                                         | [79:0]     | MCS0 -> byte 0<br><br>MCS9 -> byte 9                                                      |
| heavyClipCompFactorQam_80Mhz         | 10 | Corresponding compensation factor for 80 MHz                                                                                     | [79:0]     | MCS0 -> byte 0<br><br>MCS9 -> byte 9                                                      |
| powerOffset_HT20                     | 10 | Per MCS power compensation deltas due to heavy clip for 20 MHz rates                                                             | [79:0]     | MCS0 -> byte 9 MCS9 -> byte 9 Signed value added to or subtracted from HW requested power |
| powerOffset_HT40                     | 10 | Per MCS power compensation deltas due to heavy clip for 40 MHz rates                                                             | [79:0]     | MCS0 -> byte 0 MCS9 -> byte 9 Signed value added to or subtracted from HW requested power |
| powerOffset_HT80                     | 10 | Per MCS power compensation deltas due to heavy clip for 80 MHz rates                                                             | [79:0]     | MCS0 -> byte 0 MCS9 -> byte 9 Signed value added to or subtracted from HW requested power |

# 2.7 Secondary segment GLUT offset table

The secondary segment GLUT offset table is used in 160 MHz or 80 plus 80 MHz modes. The RF parameters are tuned for power accuracy at the primary 80 MHz segment. Table 2-8 specifies how much the Gain Look Up Table (GLUT) should be shifted for the secondary segment. The table below show an example of the gain shift based on primary and secondary segment's frequencies

Table 2-8 Secondary segment GLUT offset table

| tx gain index bias | 5210 | 5290 | 5530 | 5610 | 5690 | 5775 |
|--------------------|------|------|------|------|------|------|
| Primary freq@5210  | 0    | 0    | 2    | 3    | 4    | 4    |
| Primary freq @5290 | 1    | 0    | 3    | 3    | 4    | 4    |
| Primary freq @5530 | 6    | 4    | 0    | 0    | 0    | 0    |
| Primary freq @5610 | 7    | 7    | 1    | 0    | 0    | 0    |
| Primary freq @5690 | 7    | 7    | 1    | 2    | 0    | 0    |
| Primary freq @5775 | 7    | 7    | 5    | 4    | 2    | 0    |

This is represented in the board data file with these fields (two tables, one for each of the two chains):

| Chain | Field Name                      | Bytes | Description                                                | Bit<br>Num | Bit Definition                                                       |
|-------|---------------------------------|-------|------------------------------------------------------------|------------|----------------------------------------------------------------------|
| 0     | secondChannelGLUTOffset_0_A_0_0 | 6     | Secondary channel GLUT offsets from primary frequency 5210 | [47:0]     | Offsets for secondary channels 5210, 5290, 5530, 5610, 5690 and 5775 |
|       | secondChannelGLUTOffset_1_A_0_0 | 6     | Secondary channel GLUT offsets from primary frequency 5290 | [47:0]     | Offsets for secondary channels 5210, 5290, 5530, 5610, 5690 and 5775 |
|       | secondChannelGLUTOffset_2_A_0_0 | 6     | Secondary channel GLUT offsets from primary frequency 5530 | [47:0]     | Offsets for secondary channels 5210, 5290, 5530, 5610, 5690 and 5775 |
|       | secondChannelGLUTOffset_3_A_0_0 | 6     | Secondary channel GLUT offsets from primary frequency 5610 | [47:0]     | Offsets for secondary channels 5210, 5290, 5530, 5610, 5690 and 5775 |
|       | secondChannelGLUTOffset_4_A_0_0 | 6     | Secondary channel GLUT offsets from primary frequency 5690 | [47:0]     | Offsets for secondary channels 5210, 5290, 5530, 5610, 5690 and 5775 |
|       | secondChannelGLUTOffset_5_A_0_0 | 6     | Secondary channel GLUT offsets from primary frequency 5775 | [47:0]     | Offsets for secondary channels 5210, 5290, 5530, 5610, 5690 and 5775 |
| 1     | secondChannelGLUTOffset 0 A 0 1 | 6     | Secondary channel GLUT offsets from primary frequency 5210 | [47:0]     | Offsets for secondary channels 5210, 5290, 5530, 5610, 5690 and 5775 |
|       | secondChannelGLUTOffset 1 A 0 1 | 6     | Secondary channel GLUT offsets from primary frequency 5290 | [47:0]     | Offsets for secondary channels 5210, 5290, 5530, 5610, 5690 and 5775 |
|       | secondChannelGLUTOffset 2 A 0 1 | 6     | Secondary channel GLUT offsets from primary frequency 5530 | [47:0]     | Offsets for secondary channels 5210, 5290, 5530, 5610, 5690 and 5775 |
|       | secondChannelGLUTOffset 3 A 0 1 | 6     | Secondary channel GLUT offsets from primary frequency 5610 | [47:0]     | Offsets for secondary channels 5210, 5290, 5530, 5610, 5690 and 5775 |
|       | secondChannelGLUTOffset 4 A 0 1 | 6     | Secondary channel GLUT offsets from primary frequency 5690 | [47:0]     | Offsets for secondary channels 5210, 5290, 5530, 5610, 5690 and 5775 |
|       | secondChannelGLUTOffset 5 A 0 1 | 6     | Secondary channel GLUT offsets from primary frequency 5775 | [47:0]     | Offsets for secondary channels 5210, 5290, 5530, 5610, 5690 and 5775 |

#### 2.8 2.4 GHz calibration

- 14 piers in board data
- Only 3 piers in OTP
- OLPC

49\*14 Piers = 686 Bytes (Can be optimized if increments and not absolute values are stored)

■ CLPC

40\*14 Piers = 560 Bytes (Can be optimized if increments and not absolute values are stored)

#### 2.8.1 2 GHz target power

| NSS    | Number of spatial streams                                         |  |  |  |  |  |
|--------|-------------------------------------------------------------------|--|--|--|--|--|
| SU     | Target powers for SU all NSS                                      |  |  |  |  |  |
| MU     | Target powers for MU all NSS                                      |  |  |  |  |  |
| VHT20  | Legacy/HT20/VHT20                                                 |  |  |  |  |  |
| VHT40  | HT40/VHT40                                                        |  |  |  |  |  |
| VHT80  | VHT80                                                             |  |  |  |  |  |
| VHT160 | VHT160                                                            |  |  |  |  |  |
| G_0_0  | <band (g="" a)=""> _<chain>_<freq index=""></freq></chain></band> |  |  |  |  |  |

tgtPow2xNss\_SU\_VHT<20/40/80>\_<G/A>\_0\_0 44 44 44 44 42 42 40 38 30 30 tgtPow2xNss\_MU\_VHT<20/40/80>\_<G/A>\_0\_0 44 44 44 44 42 42 40 38 30 30

The target powers are stored in the board data file in steps of 0.5 dB; the values from 1-r are:

Table 2-9 2-GHz target powers in the board data file

| Location | 0      | 1      | 2      | 3      | 4      | 5      | 6      | 7      | 8      | 9      |
|----------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Legacy   | 6/9    | 12     | 18     | 24     | 36     | 48     | 54     | NA     | NA     | NA     |
| HT       | MCS0   | MCS1   | MCS2   | MCS3   | MCS4   | MCS5   | MCS6   | MCS7   | NA     | NA     |
| VHT      | MCS0   | MCS1   | MCS2   | MCS3   | MCS4   | MCS5   | MCS6   | MCS7   | MCS8   | MCS9   |
| e.g.     | 22 dBm | 22 dBm | 22 dBm | 22 dBm | 21 dBm | 21 dBm | 22 dBm | 19 dbm | 15 dBm | 15 dBm |

A power backoff field heavyClipBackoffPwr can back off power for SU NSS 3 and 4 for MCS0-3 by the value in heavyClipBackoffPwr2x (in steps of 0.5 dB), as shown:

| MCS | SU_12    | MU                   | SU_34                         |
|-----|----------|----------------------|-------------------------------|
| 0   | From BDF | From BDF             | SU_12 – heavyClipBackoffPwr2x |
| 1   | From BDF | From BDF             | SU_12 – heavyClipBackoffPwr2x |
| 2   | From BDF | From BDF             | SU_12 – heavyClipBackoffPwr2x |
| 3   | From BDF | From BDF             | SU_12 – heavyClipBackoffPwr2x |
| 4   | From BDF | From BDF             | SU_12                         |
| 5   | From BDF | From BDF             | SU_12                         |
| 6   | From BDF | m BDF From BDF SU_12 |                               |
| 7   | From BDF | From BDF             | SU_12                         |
| 8   | From BDF | From BDF             | SU_12                         |
| 9   | From BDF | From BDF             | SU_12                         |

### 2.8.2 2 GHz CTL power

The general structure of each of the areas is the same, and consists of these components:

| CTL Index      | Describes the regulatory body, mode, number of chains, number of streams and beamforming status of each CTL being stored                                                            |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Frequency list | Describes the frequencies to apply to the CTL                                                                                                                                       |
| Power values   | One power for each frequency and mode stored. Also there is an in-band flag to indicate whether power should apply for the current channel or all channels until the next frequency |

Table 2-10 2.4 GHz calibration, target, and CTL power

| Structure Description                         | Structure<br>Name/Field<br>Name | Bytes | Structure Detail/<br>Field Description                                        | Bit<br>Num | Bit Definition                          |
|-----------------------------------------------|---------------------------------|-------|-------------------------------------------------------------------------------|------------|-----------------------------------------|
| calFreqPier2G                                 | calFreqPier2G                   | 16    | 2 GHz channels that are calibrated; e.g: Decimal + 2300Hz = Channel Frequency | [127:0]    | 1 byte per channel<br>(Max 16 channel)  |
|                                               | calFreqPier2G<br>_ext           | 16    | Extend for channel calibrated flag                                            | [127:0]    |                                         |
|                                               |                                 | 1     | txgainIdx cal point 1                                                         | [7:3]      | value of cal gain index                 |
|                                               |                                 |       | pasetting cal point 1                                                         | [2:0]      | value of cal pasetting                  |
|                                               | 4                               | 1     | meas_pwr cal point 1                                                          | [7:0]      | value of measured power                 |
|                                               |                                 |       | txgainIdx cal point 2                                                         | [7:3]      | value of cal gain index                 |
|                                               |                                 |       | pasetting cal point 2                                                         | [2:0]      | value of cal pasetting                  |
| calPierData2G                                 | 4                               | 1     | meas_pwr cal point 2                                                          | [7:0]      | value of measured power                 |
| (OLPC/CLPC) =                                 | calPerPoint                     | 160   | txgainIdx cal point 3                                                         | [7:3]      | value of cal gain index                 |
| calibration data stored                       | (per chain)                     | 16    | pasetting cal point 3                                                         | [2:0]      | value of cal pasetting                  |
| per point per channel per RF chain.           |                                 | 2100  | meas_pwr cal point 3                                                          | [7:0]      | value of measured power                 |
| (NumOfChain*10B(calP                          |                                 | 1     | txgainIdx cal point 4                                                         | [7:3]      | value of cal gain index                 |
| erPoint) + 4B(dacGain)+                       |                                 | I     | pasetting cal point 4                                                         | [2:0]      | value of cal pasetting                  |
| 5B(therm/vol)) *                              |                                 | 1     | meas_pwr cal point 4                                                          | [7:0]      | value of measured power                 |
| NumOfChannels<br>(4*10+9)*14= 686 Bytes       |                                 | 1     | txgainIdx cal point 5                                                         | [7:3]      | value of cal gain index                 |
| (+ 1013) 14= 000 Dytes                        |                                 | I     | pasetting cal point 5                                                         | [2:0]      | value of cal pasetting                  |
|                                               |                                 | 1     | meas_pwr cal point 5                                                          | [7:0]      | value of measured power                 |
|                                               | dacGain<br>(per chain)          | 1     | dacGain of glut gain setting                                                  | [7:0]      | Value                                   |
|                                               | thermCalVal<br>(per chain)      | 1     | therm_cal_value not per chain                                                 | [7:0]      | Value                                   |
|                                               | voltCalVal                      | 1     | volt_cal_value not per chain                                                  | [7:0]      | Value                                   |
| pad0                                          | pad0                            | 63    | Pad0                                                                          |            |                                         |
| calData2G_PLUT_Futur<br>e                     | calData2G_PL<br>UT_Future       | 44    | N/A                                                                           | [351:0]    | N/A                                     |
| pad1                                          | pad1                            | 5     | N/A                                                                           | [39:0]     | N/A                                     |
| powerOffset2G                                 | powerOffset2G powerOffset2G 128 |       | Used for power offset for CCK/OFDM 20/40/80 16 channels; 4chains              | [1023:0]   | Reserved                                |
| calPierData2G_CLPC                            | pdadc_read                      | 1     | Pdadc value for each CAL point                                                | [7:0]      | Pdadc value for each<br>CAL point       |
| (5points*2B*4Chains)*1<br>4 Piers = 560 Bytes | meas_pwr                        | 1     | Measured power value for each CAL point                                       | [7:0]      | Measured power value for each CAL point |

| Structure Description         | Structure<br>Name/Field<br>Name | Bytes  | Structure Detail/<br>Field Description                                                                | Bit<br>Num | Bit Definition                        |
|-------------------------------|---------------------------------|--------|-------------------------------------------------------------------------------------------------------|------------|---------------------------------------|
| calData2GFuture               | calData2GFutu<br>re             | 560    | N/A                                                                                                   | [4479:0]   | N/A                                   |
| alutFuture2G                  | alutFuture2G                    | 92     | N/A                                                                                                   | [735:0]    | N/A                                   |
| extTPow2xDelta2G              | extTPow2xDelt<br>a2G            | 24     | Extend target power delta from 4bit to 5bit. Here is the all rates 5th bit.                           | [192:0]    | 5th bits of target power delta        |
|                               | calTargetFreqb<br>inCck         | 2      | 802.11b Target powers for the following channels Ex: Decimal + 2300Hz = Channel Frequency             | [15:0]     | 1 byte per channel<br>(Max 2 channel) |
| Townst november for           | calTargetFreqb<br>in2G          | 3      | 802.11g Target powers for the following channels Ex: Decimal + 2300Hz = Channel Frequency             | [23:0]     | 1 byte per channel<br>(Max 3 channel) |
| Target powers for<br>channels | pad11                           | 3      | Reserved space for byte alignment                                                                     | [23:0]     | Reserved                              |
|                               | targetFreqbin2<br>GVHT20        | 4      | HT20/VHT20 Target powers for<br>the following channels<br>Ex: Decimal + 2300Hz =<br>Channel Frequency | [31:0]     | 1 byte per channel<br>(Max 4 channel) |
|                               | targetFreqbin2<br>GVHT40        | 4      | HT40/VHT40 Target powers for<br>the following channels<br>Ex: Decimal + 2300Hz =<br>Channel Frequency | [31:0]     | 1 byte per channel<br>(Max 4 channel) |
| pad2                          | pad2                            | 4      | 12 40 M                                                                                               | [31:0]     |                                       |
| Target power for DSSS         |                                 |        | S 847                                                                                                 | [31:24]    | 11(S) Mbps                            |
| && HR/DSSS rates.             | targetPowerCc                   | 20     | Target powers for 802.11b rates 4 Ex: Decimal/2 = Power level [dBm]                                   | [23:16]    | 11(L) Mbps                            |
| 4 bytes per channel * 2       | k                               | 204,00 |                                                                                                       | [15:8]     | 5.5(S) Mbps                           |
| channels = 8 Bytes            |                                 | 02     |                                                                                                       | [7:0]      | 1 Mbps -5.5(L) Mbps                   |
|                               |                                 |        | Target powers for                                                                                     | [79:72]    | MSC9/NA/NA                            |
|                               |                                 |        |                                                                                                       | [71:64]    | MSC8/NA/NA                            |
|                               |                                 |        |                                                                                                       | [63:56]    | MSC7/MCS7/NA                          |
| Target power for 2GHz         |                                 |        |                                                                                                       | [55:48]    | MSC6/MCS6/54                          |
| VHT 11AC, 11n,                | targetPower2G<br>SU12,VHT20,    | 10     | SU12_VHT20_G                                                                                          | [47:40]    | MSC5/MCS5/48                          |
| Legacy, 2xNSS                 | G S012,VH120,                   | 10     | Ex: Decimal/2 = Power level                                                                           | [39:32]    | MSC4/MCS4/36                          |
| SU12                          |                                 |        | [dBm]                                                                                                 | [31:24]    | MSC3/MCS3/24                          |
|                               |                                 |        |                                                                                                       | [23:16]    | MSC2/MCS2/18                          |
|                               |                                 |        |                                                                                                       | [15:8]     | MSC1/MCS1/12                          |
|                               |                                 |        |                                                                                                       | [7:0]      | MSC0/MCS0/6 or 9                      |
|                               |                                 |        |                                                                                                       | [79:72]    | MSC9/NA/NA                            |
|                               |                                 |        |                                                                                                       | [71:64]    | MSC8/NA/NA                            |
|                               |                                 |        |                                                                                                       | [63:56]    | MSC7/MCS7/NA                          |
| Target power for 2GHz         |                                 |        | Target powers for                                                                                     | [55:48]    | MSC6/MCS6/54                          |
| VHT 11AC, 11n,                | targetPower2G                   |        | SU34_MUVHT20_G                                                                                        | [47:40]    | MSC5/MCS5/48                          |
| Legacy, 2xNSS                 | SU34, MU,<br>VHT20, G           |        | Ex: Decimal/2 = Power level                                                                           | [39:32]    | MSC4/MCS4/36                          |
| SU34 MU                       | VIII20, G                       |        | [dBm]                                                                                                 | [31:24]    | MSC3/MCS3/24                          |
|                               |                                 |        |                                                                                                       | [23:16]    | MSC2/MCS2/18                          |
|                               |                                 |        |                                                                                                       | [15:8]     | MSC1/MCS1/12                          |
|                               |                                 |        |                                                                                                       | [7:0]      | MSC0/MCS0/6 or 9                      |

| Structure Description                                                  | Structure<br>Name/Field<br>Name | Bytes | Structure Detail/<br>Field Description                                     | Bit<br>Num | Bit Definition                        |
|------------------------------------------------------------------------|---------------------------------|-------|----------------------------------------------------------------------------|------------|---------------------------------------|
|                                                                        |                                 |       |                                                                            | [15:12]    | SS mask                               |
|                                                                        |                                 |       |                                                                            | [11:8]     | Chain mask                            |
| [00 0TL 44h lastan                                                     | ctlIndex2G_11                   | 40    | 6 indexes, each index 2 bytes                                              |            | stream                                |
| [2G CTL 11b Index                                                      | b _                             | 12    | 2 modes, 3 regulatory domains                                              | [7:4]      | REG DOMN                              |
|                                                                        |                                 |       |                                                                            | [3]        | BF                                    |
|                                                                        |                                 |       |                                                                            | [2:0]      | MODE                                  |
| 2G CTL 11b Frequency<br>bin                                            | ctlFreqbin2G<br>_11b            | 27    | (Frequency_in_MHz - 2300)<br>9 Channels<br>3 domains FCC, MKK, ETSI        | [3:0]      | Freq                                  |
| Padding                                                                |                                 | 1     |                                                                            |            |                                       |
| 2G CTL 11b data Bin                                                    | ctlData2G_11b                   | 54    | 1 pwr val for frequency and<br>mode<br>2 modes, 9 channels, 3 reg dmn      | [3:0]      | dbm                                   |
|                                                                        |                                 |       |                                                                            | [15:12]    | SS mask                               |
| 2G CTL HT20/VHT20                                                      | ctlIndex2G_                     | _ 4   | 30 indexes, each index 2 bytes                                             | [11:8]     | chain mask<br>stream                  |
| index                                                                  | HT20/VHT20                      | 60    | 10 modes, 3 regulatory domains                                             | [7:4]      | REG DOMN                              |
|                                                                        |                                 | .0    |                                                                            | [3]        | BF                                    |
|                                                                        |                                 |       | 237                                                                        | [2:0]      | MODE                                  |
| 2G CTL HT20/VHT20<br>Frequency Bin                                     | ctlFreqbin2G_<br>HT20/VHT20     | 33    | (Frequency_in_MHz - 2300)<br>11 Channels<br>3 domains FCC, MKK, ETSI       | [3:0]      | Freq                                  |
| Padding                                                                |                                 | 1     | 5' M'S                                                                     |            |                                       |
| 2G CTL HT20/VHT20<br>data Bin                                          | ctlData2G_<br>HT20/VHT20        | 330   | 1 pwr val for frequency and<br>mode<br>10 modes, 11 channels, 3 reg<br>dmn | [3:0]      | dbm                                   |
|                                                                        |                                 |       |                                                                            | [15:12]    | SS mask                               |
| 2G CTL HT40/VHT40                                                      | ctlIndex2G_                     |       | 18 indexes, each index 2 bytes                                             | [11:8]     | chain mask<br>stream                  |
| index                                                                  | HT40/VHT40                      | 36    | 6 modes, 3 regulatory domains                                              | [7:4]      | REG DOMN                              |
|                                                                        |                                 |       | 3 domains FCC, MKK, ETSI                                                   | [3]        | BF                                    |
|                                                                        |                                 |       |                                                                            | [2:0]      | MODE                                  |
| 2G CTL HT40/VHT40<br>Frequency Bin                                     | ctlFreqbin2G_<br>HT40/VHT40     | 18    | (Frequency_in_MHz - 2300)<br>6 Channels<br>3 domains FCC, MKK, ETSI        | [3:0]      | Freq                                  |
| 2G CTL HT40/VHT40<br>data bin                                          | ctlData2G_<br>HT40/VHT40        | 108   | 1 pwr val for frequency and<br>mode<br>6 modes, 6 channels, 3 reg dmn      | [3:0]      | dbm                                   |
| @G CTL spare                                                           |                                 | 4     |                                                                            |            |                                       |
| Alpha thermal channel<br>4 bytes per chain * 4 RF<br>chains = 16 Bytes | tempCompCha<br>ns2G             | 4     | Alpha thermal channel index<br>Ex: Decimal + 2300Hz =<br>Channel frequency | [31:0]     | 1 byte per channel<br>(Max 4 channel) |
| Alpha thermal table                                                    |                                 |       |                                                                            | [31:24]    | 85                                    |
| 4 bytes per chain * 4                                                  | tempComp2G                      | 4     | Alpha thormal table                                                        | [23:16]    | 45                                    |
| channels * 4 RF chains                                                 | rempcompzo                      | 4     | Alpha thermal table                                                        | [15:8]     | -10                                   |
| = 32 Bytes                                                             |                                 |       |                                                                            | [7:0]      | -40                                   |

### 2.9 5 GHz calibration

- 32 piers in board data
- Only 8 piers in OTP
- OLPC

49\*32 Piers = 1568 Bytes (Can be optimized if increments and not absolute values are stored)

CLPC

5points\*2B\*4Chains\*32 Piers = 1280 Bytes (Can be optimized if increments and not absolute values are stored)

#### 2.9.1 5 GHz target power

| NSS    | Number of spatial streams                                         |  |  |  |  |  |
|--------|-------------------------------------------------------------------|--|--|--|--|--|
| SU     | Target powers for SU all NSS                                      |  |  |  |  |  |
| MU     | Target powers for MU all NSS                                      |  |  |  |  |  |
| VHT20  | Legacy/HT20/VHT20                                                 |  |  |  |  |  |
| VHT40  | HT40/VHT40                                                        |  |  |  |  |  |
| VHT80  | VHT80                                                             |  |  |  |  |  |
| VHT160 | VHT160                                                            |  |  |  |  |  |
| G_0_0  | <band (g="" a)=""> _<chain>_<freq index=""></freq></chain></band> |  |  |  |  |  |

tgtPow2xNss\_SU\_VHT<20/40/80>\_<G/A>\_0\_0 44 44 44 44 42 42 40 38 30 30 tgtPow2xNss\_MU\_VHT<20/40/80>\_<G/A>\_0\_0 44 44 44 44 42 42 40 38 30 30

The target powers are stored in the board data file in steps of 0.5 dB; the values from l-r are:

Table 2-11 5-GHz target powers in the board data file

| Location | 0      | 1      | 2      | 3      | 4      | 5      | 6      | 7      | 8      | 9      |
|----------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Legacy   | 6/9    | 12     | 18     | 24     | 36     | 48     | 54     | NA     | NA     | NA     |
| HT       | MCS0   | MCS1   | MCS2   | MCS3   | MCS4   | MCS5   | MCS6   | MCS7   | NA     | NA     |
| VHT      | MCS0   | MCS1   | MCS2   | MCS3   | MCS4   | MCS5   | MCS6   | MCS7   | MCS8   | MCS9   |
| e.g      | 22 dBm | 22 dBm | 22 dBm | 22 dBm | 21 dBm | 21 dBm | 22 dBm | 19 dbm | 15 dBm | 15 dBm |

A power backoff field heavyClipBackoffPwr can back off power for SU NSS 3 and 4 for MCS0-3 by the value in heavyClipBackoffPwr2x (in steps of 0.5dB). Illustrated in table below.

| MCS | SU_12    | MU       | SU_34                         |
|-----|----------|----------|-------------------------------|
| 0   | From BDF | From BDF | SU_12 – heavyClipBackoffPwr2x |
| 1   | From BDF | From BDF | SU_12 – heavyClipBackoffPwr2x |
| 2   | From BDF | From BDF | SU_12 – heavyClipBackoffPwr2x |
| 3   | From BDF | From BDF | SU_12 – heavyClipBackoffPwr2x |
| 4   | From BDF | From BDF | SU_12                         |
| 5   | From BDF | From BDF | SU_12                         |
| 6   | From BDF | From BDF | SU_12                         |
| 7   | From BDF | From BDF | SU_12                         |
| 8   | From BDF | From BDF | SU_12                         |
| 9   | From BDF | From BDF | SU_12                         |

### 2.9.2 5 GHz CTL power

The general structure of each of the areas is the same, and consists of these components:

| CTL Index      | Describes the regulatory body, mode, number of chains, number of streams and beamforming status of each CTL being stored                                                            |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Frequency list | Describes the frequencies to apply to the CTL                                                                                                                                       |
| Power values   | One power for each frequency and mode stored. Also there is an in-band flag to indicate whether power should apply for the current channel or all channels until the next frequency |

Table 2-12 5 GHz calibration, target and CTL power

| Structure Description                                               | Structure<br>Name/Field<br>Name | Bytes  | Structure Detail/Field Description                                                   | Bit Num  | Bit Definition                         |
|---------------------------------------------------------------------|---------------------------------|--------|--------------------------------------------------------------------------------------|----------|----------------------------------------|
| calFreqPier5G                                                       | calFreqPier5G                   | 32     | 5GHz channels that are calibrated<br>Ex: (Decimal*5) + 4800Hz = Channel<br>frequency | [255:0]  | 1 byte per channel<br>(Max 32 channel) |
|                                                                     | calFreqPier5G<br>_ext           | 32     | Extend for channel calibrated flag                                                   | [255:0]  |                                        |
|                                                                     |                                 | 1      | txgainldx cal point 1                                                                | [7:3]    | value of cal gain index                |
|                                                                     |                                 |        | pasetting cal point 1                                                                | [2:0]    | value of cal pasetting                 |
|                                                                     |                                 | 1      | meas_pwr_cal point 1                                                                 | [7:0]    | value of measured power                |
|                                                                     |                                 | 1      | txgainIdx cal point 2                                                                | [7:3]    | value of cal gain index                |
|                                                                     |                                 |        | pasetting cal point 2                                                                | [2:0]    | value of cal pasetting                 |
|                                                                     |                                 | 1      | meas_pwr cal point 2                                                                 | [7:0]    | value of measured power                |
|                                                                     | calPerPoint                     | 0100   | txgainIdx cal point 3                                                                | [7:3]    | value of cal gain index                |
| calPierData5G(OLPC)                                                 |                                 | 20,752 | pasetting cal point 3                                                                | [2:0]    | value of cal pasetting                 |
| - calibration data<br>stored per point per<br>channel per RF chain. |                                 | 1      | meas_pwr cal point 3                                                                 | [7:0]    | value of measured power                |
| (NumOfChain*11B +                                                   |                                 | 1      | txgainIdx cal point 4                                                                | [7:3]    | value of cal gain index                |
| 4(therm)+1vol))* 32                                                 |                                 |        | pasetting cal point 4                                                                | [2:0]    | value of cal pasetting                 |
| channels=(4*11B+5B)*<br>32= 1568 Bytes                              |                                 | 1      | meas_pwr cal point 4                                                                 | [7:0]    | value of measured power                |
|                                                                     |                                 | 1      | txgainldx cal point 5                                                                | [7:3]    | value of cal gain index                |
|                                                                     |                                 | '      | pasetting cal point 5                                                                | [2:0]    | value of cal pasetting                 |
|                                                                     |                                 | 1      | meas_pwr cal point 5                                                                 | [7:0]    | value of measured power                |
|                                                                     | dacGain<br>(Per Chain)          | 1      | dacGain of glut gain setting                                                         | [7:0]    | Value                                  |
|                                                                     | thermCalVal<br>(Per Chain)      | 1      | therm_cal_value                                                                      | [7:0]    | Value                                  |
|                                                                     | voltCalVal                      | 1      | volt_cal_value                                                                       | [7:0]    | Value                                  |
| pad30                                                               | Padding                         | 32     | padding                                                                              | [255:0]  | N/A                                    |
| calData5G_PLUT_Futu<br>re                                           | calData5G_PL<br>UT_Future       | 92     | calData5G_PLUT_Future                                                                | [735:0]  | Reserved                               |
| Pad31                                                               | Padding                         | 2      | padding                                                                              | [15:0]   | N/A                                    |
| powerOffset5G                                                       | powerOffset5G                   | 256    | Used for power offset for CCK/<br>OFDM20/40/80 32 channels; 4chains                  | [2047:0] | Reserved                               |

| Structure Description                          | Structure<br>Name/Field<br>Name | Bytes  | Structure Detail/Field Description                                                             | Bit Num   | Bit Definition                          |
|------------------------------------------------|---------------------------------|--------|------------------------------------------------------------------------------------------------|-----------|-----------------------------------------|
| calPierData5G_CLPC                             | pdadc_read                      | 1      | Pdadc value for each CAL point                                                                 | [7:0]     | Pdadc value for each<br>CAL point       |
| (5points*2B*4Chains)*<br>32 Piers = 1280 Bytes | meas_pwr                        | 1      | Measured power value for each CAL point                                                        | [7:0]     | Measured power value for each CAL point |
| calData5G_plut_future                          | calData5G_plut<br>_future       | 1280   | Reserved for additional channels plut: 5point*2data*4chains* 32channels =1280                  | [10239:0] | Reserved                                |
|                                                | alutFuture                      | 72     | N/A                                                                                            | [375:0]   | N/A                                     |
|                                                | extTPow2xDelt<br>a5G            | 72     | Extend target power delta from 4bit to 5 bit. Here is the all rates 5th bit                    | [375:0]   | 5th bits of target power delta          |
|                                                | targetFreqbin5<br>G             | 8      | 11a target powers for these channels<br>Ex: (Decimal*5) + 4800Hz = Channel<br>Frequency        | [47:0]    | 1 byte per channel<br>(Max 6 channel)   |
| Target powers for channels                     | targetFreqbin5<br>GVHT20        | 8      | HT20/VHT20 target powers for these channels Ex: (Decimal*5) + 4800Hz = Channel Frequency       | [47:0]    | 1 byte per channel<br>(Max 6 channel)   |
| Chaineis                                       | targetFreqbin5<br>GVHT40        | 8      | HT40/VHT40 Target powers for<br>these channels Ex: (Decimal*5) +<br>4800Hz = Channel Frequency | [47:0]    | 1 byte per channel<br>(Max 6 channel)   |
|                                                | targetFreqbin5<br>GVHT80        | 8      | VHT80 Target powers for these channels Ex: (Decimal*5) + 4800Hz = Channel Frequency            | [47:0]    | 1 byte per channel<br>(Max 6 channel)   |
| Target power for 5GHz                          |                                 |        | \$ 10 mg                                                                                       | [31:24]   | 54 Mbps                                 |
| 802.11a rates.                                 | targetPower5G                   | 4      | Target powers for 802.11a rates                                                                | [23:16]   | 48 Mbps                                 |
| 4 bytes per channel * 8                        |                                 |        | Ex: Decimal/2 = Power level [dBm]                                                              | [15:8]    | 36 Mbps                                 |
| channels = 32 Bytes                            |                                 |        |                                                                                                | [7:0]     | 6 Mbps - 24 Mbps                        |
|                                                |                                 | J. Me. |                                                                                                | [79:72]   | MSC9/NA/NA                              |
|                                                |                                 |        |                                                                                                | [71:64]   | MSC8/NA/NA                              |
|                                                |                                 |        |                                                                                                | [63:56]   | MSC7/MCS7/NA                            |
| Target power for 5GHz                          |                                 |        |                                                                                                | [55:48]   | MSC6/MCS6/54                            |
| VHT 11AC, 11n,                                 | targetPower5G<br>SU12,VHT20,    | 10     | Target powers for SU12_VHT20_G                                                                 | [47:40]   | MSC5/MCS5/48                            |
| Legacy, 2xNSS                                  | G G                             | 10     | Ex: Decimal/2 = Power level [dBm]                                                              | [39:32]   | MSC4/MCS4/36                            |
| SU12                                           |                                 |        |                                                                                                | [31:24]   | MSC3/MCS3/24                            |
|                                                |                                 |        |                                                                                                | [23:16]   | MSC2/MCS2/18                            |
|                                                |                                 |        |                                                                                                | [15:8]    | MSC1/MCS1/12                            |
|                                                |                                 |        |                                                                                                | [7:0]     | MSC0/MCS0/6 or 9                        |
|                                                |                                 |        |                                                                                                | [79:72]   | MSC9/NA/NA                              |
|                                                |                                 |        |                                                                                                | [71:64]   | MSC8/NA/NA                              |
|                                                |                                 |        |                                                                                                | [63:56]   | MSC7/MCS7/NA                            |
| Target power for 5GHz                          |                                 |        |                                                                                                | [55:48]   | MSC6/MCS6/54                            |
| VHT 11AC, 11n,                                 | targetPowr5G<br>SU34, MU,       |        | Target powers for<br>SU34_MUVHT20_G                                                            | [47:40]   | MSC5/MCS5/48                            |
| Legacy, 2xNSS SU34                             | VHT20, G                        |        | Ex: Decimal/2 = Power level [dBm]                                                              | [39:32]   | MSC4/MCS4/36                            |
| MU                                             | ,                               |        |                                                                                                | [31:24]   | MSC3/MCS3/24                            |
|                                                |                                 |        |                                                                                                | [23:16]   | MSC2/MCS2/18                            |
|                                                |                                 |        |                                                                                                | [15:8]    | MSC1/MCS1/12                            |
|                                                |                                 |        |                                                                                                | [7:0]     | MSC0/MCS0/6 or 9                        |

| Structure Description                 | Structure<br>Name/Field<br>Name | Bytes  | Structure Detail/Field Description                                         | Bit Num  | Bit Definition     |
|---------------------------------------|---------------------------------|--------|----------------------------------------------------------------------------|----------|--------------------|
| RATE_TPC_PA_BW                        |                                 | 60     |                                                                            | [479:0]  |                    |
| Sticky write to set                   |                                 | 652    |                                                                            | [63:32]  | Value              |
| register                              |                                 | 002    |                                                                            | [31:0]   | Address            |
| Rx Gain Cal                           |                                 | 192    | See Section 2.10                                                           | [159:0]  |                    |
|                                       | ctl5GFuture1                    | 68     | Reserved                                                                   | [5043:0] | Reserved           |
| Alpha thermal table                   |                                 |        | <b>(b)</b>                                                                 | [31:24]  | 85                 |
| 4 bytes per chain * 8                 | alphaThermTbl                   | 4      | Alpha thermal table                                                        | [23:16]  | 45                 |
| channels * 4 RF chains<br>= 128 Bytes | a.p.na mommo                    |        | , upita tromial table                                                      | [15:8]   | -10                |
| = 120 Bytes                           |                                 |        |                                                                            | [7:0]    | -40                |
|                                       |                                 |        |                                                                            | [15:12]  | SS mask            |
|                                       |                                 |        |                                                                            | [11:8]   | chain mask         |
| 5G CTL 11a Index                      | ctlIndex5G_11<br>a              | 18     | 9 indexes, each index 2 bytes 3 modes, 3 regulatory domains                | [7,4]    | stream<br>REG DOMN |
|                                       | a                               |        | 3 modes, 3 regulatory domains                                              | [7:4]    | BF                 |
|                                       |                                 | 4      |                                                                            | [3]      | MODE               |
|                                       |                                 |        | (/Frequency in MHz 4900)/F) 25                                             | [2:0]    | MODE               |
| 5G CTL 11a<br>Frequency bin           | ctlFreqbin5G<br>_11a            | 75     | ((Frequency_in_MHz - 4800)/5) 25<br>channels; 3 domains; FCC, MKK,<br>ETSI | [7:0]    | Freq               |
| Padding                               |                                 | 1      | 13.8                                                                       |          |                    |
| 5G CTL 11a data Bin                   | ctlData5G_11a                   | 225    | 1 pwr val for frequency and mode                                           | [7]      | In band flag       |
| JO OTE TTA data Bill                  | Clibata50_11a                   | 220    | 3 modes, 25 channels, 3 reg dmn                                            | [6:0]    | Power in dbm       |
| Padding                               |                                 | 16     |                                                                            |          |                    |
|                                       |                                 | 20,750 |                                                                            | [15:12]  | SS mask            |
|                                       |                                 | SOME   |                                                                            | [11:8]   | chain mask         |
| 5G CTL HT20/VHT20                     | ctlIndex5G_                     | 48     | 8 indexes, each index 2 bytes                                              | r=       | stream             |
| index                                 | HT20/VHT20                      |        | 8 modes, 3 regulatory domains                                              | [7:4]    | REG DOMN           |
|                                       |                                 |        |                                                                            | [3]      | BF                 |
|                                       |                                 |        | //5                                                                        | [2:0]    | MODE               |
| 5G CTL HT20/VHT20<br>Frequency Bin    | ctlFreqbin5G_<br>HT20/VHT20     | 75     | ((Frequency_in_MHz – 4800)/5) 25<br>Channels; 3 domains FCC, MKK,<br>ETSI  | [7:0]    | Freq               |
| Padding                               |                                 | 1      |                                                                            |          |                    |
| 5G CTL HT20/VHT20                     | ctlData5G_                      | 600    | 1 pwr val for frequency and mode                                           | [7]      | In band flag       |
| data Bin                              | HT20/VHT20                      | 600    | 8 modes, 25 channels, 3 reg dmn                                            | [6:0]    | Power in dbm       |
|                                       |                                 |        |                                                                            | [15:12]  | SS mask            |
| 50 OTL 11740A/11740                   | addin al = ::50                 |        | 18 indexes, each index 2 bytes                                             | [11:8]   | chain mask stream  |
| 5G CTL HT40/VHT40<br>index            | ctlIndex5G_<br>HT40/VHT40       | 36     | 6 modes, 3 regulatory domains                                              | [7:4]    | REG DOMN           |
|                                       | 11140/V11140                    |        | 3 domains FCC, MKK, ETSI                                                   | [3]      | BF                 |
|                                       |                                 |        |                                                                            | [2:0]    | MODE               |
| 5G CTL HT40/VHT40<br>Frequency Bin    | ctlFreqbin5G_<br>HT40/VHT40     | 36     | ((Frequency_in_MHz – 4800)/5) 12<br>Channels; 3 domains FCC, MKK,<br>ETSI  | [7:0]    | Freq               |
| 5G CTL HT40/VHT40                     | ctlData5G_                      | 216    | 1 pwr val for frequency and mode                                           | [7]      | In band flag       |
| data bin                              | HT40/VHT40                      | 210    | 6 modes, 12 channels, 3 reg dmn                                            | [6:0]    | Power in dbm       |

| Structure Description                                    | Structure<br>Name/Field<br>Name                 | Bytes | Structure Detail/Field Description                                       | Bit Num | Bit Definition       |
|----------------------------------------------------------|-------------------------------------------------|-------|--------------------------------------------------------------------------|---------|----------------------|
|                                                          |                                                 |       |                                                                          | [15:12] | SS mask              |
|                                                          |                                                 |       | 18 indexes, each index 2 bytes                                           | [11:8]  | chain mask stream    |
| 5G CTL VHT80 index                                       | ctlIndex5G_VH<br>T80                            | 36    | 6 modes, 3 regulatory domains                                            | [7:4]   | REG DOMN             |
|                                                          | 100                                             |       | 3 domains FCC, MKK, ETSI                                                 | 3       | BF                   |
|                                                          |                                                 |       |                                                                          | [0:2]   | MODE                 |
| 5G CTL VHT80<br>Frequency Bin                            | ctlFreqbin5G_<br>VHT80                          | 18    | ((Frequency_in_MHz - 4800)/5)<br>6 Channels; 3 domains FCC, MKK,<br>ETSI | [7:0]   | Freq                 |
| 5G CTL VHT80 data                                        | ctlData5G_VH                                    | 400   | 1 pwr val for frequency and mode                                         | [7]     | In band flag         |
| bin                                                      | T80                                             | 108   | 6 modes, 6 channels, 3 reg dmn                                           | [6:0]   | Power in dBm         |
|                                                          |                                                 |       |                                                                          | [15:12] | SS mask              |
|                                                          |                                                 |       |                                                                          | [11:8]  | chain mask stream    |
| 5G CTL VHT160 index                                      | ctlIndex5G_HT                                   | 18    | 9 indexes, each 2 bytes<br>3 modes, 3 regulatory domains                 | [7:4]   | REG DOMN             |
| og CTL vn1160 index                                      | 160                                             | 10    | 3 domains FCC, MKK, ETSI                                                 | [3]     | BF                   |
|                                                          |                                                 | 4     | 3 domains 1 CC, wirth, E131                                              | [0:2]   | MODE                 |
|                                                          |                                                 |       | 00                                                                       | [7:0]   | Freq                 |
| 5G CTL VHT160<br>Frequency Bin                           | ctlFreqbin5G_<br>HT160                          | 6     | ((Frequency_in_MHz - 4800)/5) 2 Channels; 3 domains FCC, MKK, ETSI       | [7]     | In band flag         |
| 5G CTL VHT160 data                                       | ctlData5G_HT1                                   | 10    | 1 pwr val for frequency and mode                                         | [6:0]   | Power in dBm         |
| <u>bin</u>                                               | 60                                              | 18    | 3 modes, 2 channels, 3 reg dmn                                           | [15:12] | SS mask              |
|                                                          |                                                 |       | S. C. W.                                                                 | [11:8]  | chain mask stream    |
| 5G CTL VHT80p80                                          | ctlIndex5G_HT                                   | 10    | 9 indexes, each 2 bytes                                                  | [7:4]   | REG DOMN             |
| index                                                    | 80p80_Primary                                   | 18    | 3 modes, 3 regulatory domains<br>3 domains FCC, MKK, ETSI                | 3       | BF                   |
| (freqPri < freqSec)                                      | _lower_freq                                     | 0,    |                                                                          | [0:2]   | MODE                 |
|                                                          |                                                 |       |                                                                          | [7:0]   | MODE (when > 3 bits) |
| 5G CTL VHT80p80<br>mode extension<br>(freqPri < freqSec) | ctlModeExt_HT<br>80p80_Primary<br>_lower_freq   | 9     | 3 modes, 3 regulatory domains<br>3 domains FCC, MKK, ETSI                | [7:0]   | Freq                 |
| <u>Padding</u>                                           |                                                 | 1     |                                                                          | [7]     | In band flag         |
| 5G CTL VHT80p80<br>Frequency Bin<br>(freqPri < freqSec)  | ctlFreqbin5G_<br>HT80p80_Prim<br>ary_lower_freq | 18    | ((Frequency_in_MHz - 4800)/5)<br>6 Channels; 3 domains FCC, MKK,<br>ETSI | [6:0]   | Power in dBm         |
| 5G CTL VHT80p80                                          | ctlData5G_HT8                                   |       | 1 pwr val for frequency and mode                                         | [15:12] | SS mask              |
| <u>data bin</u><br>(freqPri < freqSec)                   | 0p80_Primary_<br>lower_freq                     | 54    | 3 modes, 6 channels, 3 reg dmn                                           | [11:8]  | chain mask stream    |
|                                                          |                                                 |       |                                                                          | [7:4]   | REG DOMN             |
| 5G CTL VHT80p80                                          | ctlIndex5G_HT                                   |       | 9 indexes, each 2 bytes                                                  | 3       | BF                   |
| index<br>(free Print free (See)                          | 80p80_Primary                                   | 18    | 3 modes, 3 regulatory domains                                            | [0:2]   | MODE                 |
| (freqPri > freqSec)                                      | _higher_freq                                    |       | 3 domains FCC, MKK, ETSI                                                 | [7:0]   | MODE (when > 3 bits) |
|                                                          |                                                 |       |                                                                          | [7:0]   | Freq                 |
| 5G CTL VHT80p80<br>mode extension<br>(freqPri > freqSec) | ctlModeExt_HT<br>80p80_Primary<br>_higher_freq  | 9     | 3 modes, 3 regulatory domains<br>3 domains FCC, MKK, ETSI                | [7]     | In band flag         |
| <u>Padding</u>                                           |                                                 | 1     |                                                                          | [6:0]   | Power in dBm         |

|   | Structure Description                                   | Structure<br>Name/Field<br>Name                      | Bytes | Structure Detail/Field Description                                       | Bit Num | Bit Definition |
|---|---------------------------------------------------------|------------------------------------------------------|-------|--------------------------------------------------------------------------|---------|----------------|
| Ī | 5G CTL VHT80p80<br>Frequency Bin<br>(freqPri > freqSec) | ctlFreqbin5G_<br>HT80p80_Prim<br>ary_higher_fre<br>q | 18    | ((Frequency_in_MHz - 4800)/5)<br>6 Channels; 3 domains FCC, MKK,<br>ETSI |         |                |
|   | 5G CTL VHT80p80<br>data bin<br>(freqPri > freqSec)      | ctlData5G_HT8<br>0p80_Primary_<br>higher_freq        | 54    | 1 pwr val for frequency and mode<br>3 modes, 6 channels, 3 reg dmn       |         |                |

**NOTE:** Note that TPC calibration is also guided by some parameters in board data file. Details on these can be found in the *QCA99xx Power Calibration Application Note* (80-Y8050-20).

#### 2.10 Rx Gain Cal

### 2.10.1 Rx Gain Cal 5G 96 Bytes

Table 2-13 rxGainCalCfg – Configuration for Rx Gain CAL

| Field Name | Bytes | Description                       | Bit Num | Bit Definition                                                                    |
|------------|-------|-----------------------------------|---------|-----------------------------------------------------------------------------------|
| bandMask   | 1     | Mask for 2G/5G                    | [7:0]   | Value = FF enabled                                                                |
| refISS     | 1     | Reference signal from tester      | [7:0]   | dbm                                                                               |
| rate       | 1     | Rate used for cal                 | [7:0]   | The rate used                                                                     |
| bandWidth  | 1     | BW used for Cal                   | [7:0]   | 20, 40, 80                                                                        |
| numChan    | 1     | Number of channels                | [7:0]   |                                                                                   |
| numChain   | 1     | Number of chains                  | [7:0]   |                                                                                   |
| numPkts    | 2     | Number of packets                 | [7:0]   | Packets used                                                                      |
| chans      | 4     | List of channels to be calibrated | [31:0]  | List channels; If number of channels is 2, then the two channels are listed here. |
| chainMasks | 4     | List of chains to be calibrated   | [31:0]  | Same for chain masks                                                              |

Table 2-14 rxGainCalResult- Results for Rx gain CAL for each channel

| Field Name        | Bytes | Description                                                      |
|-------------------|-------|------------------------------------------------------------------|
| rxNFCalPowerDBr   | 4     | Resulting NF for each chain in dBr                               |
| rxNFCalPowerDBm   | 4     | Resulting NF for each chain in dBm                               |
| rxTempMeas        | 4     | Measured temp for each chain during cal                          |
| rxNFThermCalSlope | 4     | Bench characterized NF Cal slope for each chain                  |
| minCcaThreshold   | 4     | Calculated Min CCA threshold for each chain based on calibration |

### 2.10.2 Rx Gain Cal 2G 96 Bytes

Table 2-15 rxGainCalCfg - Configuration for Rx Gain Cal

| Field Name | Bytes | Description                          | Bit Num | Bit Definition                 |
|------------|-------|--------------------------------------|---------|--------------------------------|
| bandMask   | 1     | Mask for 5G                          | [7:0]   | Value = FF                     |
| refISS     | 1     | Desired reference signal from tester | [7:0]   | Value in dBm                   |
| rate       | 1     | Rate to be used for cal              | [7:0]   | Rate used                      |
| bandWidth  | 1     | BW to use for Cal                    | [7:0]   | Enter 20, 40 or 80             |
| numChan    | 1     | Number of channels                   | [7:0]   | Max of 4 channels              |
| numChain   | 1     | Number of chains                     | [7:0]   | Max of 4 chains                |
| numPkts    | 2     | Number of packets                    | [7:0]   | Packets to use                 |
| chans      | 4     | List of channels to be calibrated    | [31:0]  | Cal pier formula up to numChan |
| chainMasks | 4     | List of chains to be calibrated      | [31:0]  |                                |

Table 2-16 rxGainCalResult- Results for Rx Gain Cal for each Channel

| Field Name        | Bytes | Description                             | Bit Num | Bit Definition |
|-------------------|-------|-----------------------------------------|---------|----------------|
| rxNFCalPowerDBr   | 4     | Result NF for each chain in dBr         |         |                |
| rxNFCalPowerDBm   | 4     | Result NF for each chain in dBm         |         |                |
| rxTempMeas        | 4     | Measured temp for each chain during cal |         |                |
| rxNFThermCalSlope | 4     | NF Cal slope for each chain             |         |                |
| minCcaThreshold   | 4     | Min CCA threshold for each chain        |         |                |

# 2.11 Calibration data per chip

Table 2-17 Thermal and ATE fields

| Field Name          | Bytes | Description                                                         | Bit<br>Num | Bit Definition             |
|---------------------|-------|---------------------------------------------------------------------|------------|----------------------------|
| thermAdcScaledGain  | 2     | thermometer ADC scaled gain correction factor                       |            | Reserved                   |
| thermAddScaledGain  |       | (unsigned) for chain0                                               | [8:0]      | ADC scaled gain correction |
| thermAdcOffset      | 1     | thermometer ADC offset correction factor (signed) for chain0        | [7:0]      | ADC offset correction      |
| rbias               | 1     | Reserved for analog rbias register setting value                    | [8:0]      | Value                      |
| thermAdcScaledGain1 | 2     | thermometer ADC scaled gain correction factor                       | [15:9]     | Reserved                   |
| thermAdcocaledGairt |       | (unsigned) for chain1                                               | [8:0]      | ADC scaled gain correction |
| thermAdcOffset1     | 1     | thermometer ADC offset correction factor (signed) for chain1        | [7:0]      | ADC offset correction      |
| thermAdcScaledGain2 | 2     | thermometer ADC scaled gain correction factor (unsigned) for chain2 |            | Reserved                   |
| thermAdcScaledGain2 |       |                                                                     |            | ADC scaled gain correction |
| thermAdcOffset2     | 1     | thermometer ADC offset correction factor (signed) for chain2        | [7:0]      | ADC offset correction      |
| thermAdcScaledGain3 | 2     | thermometer ADC scaled gain correction factor (unsigned) for chain3 |            | Reserved                   |
| thermadcocaledGains | 2     |                                                                     |            | ADC scaled gain correction |
| thermAdcOffset3     | 1     | thermometer ADC offset correction factor (signed) for chain3        | [7:0]      | ADC offset correction      |
| configFlag          | 1     | Enable thermal Compensation                                         | [8:0]      | Value                      |
| ateCALTemp          | 4     | all ATE temp values (ATE_CAL_TEMP,<br>CODE0, Code1)                 |            | OTP ATE DATA for chain0-1  |
| ateCALTemp1         | 4     | all ATE temp values (ATE_CAL_TEMP, CODE2, Code3)                    | [31:0]     | OTP ATE DATA for chain2-3  |
| Reserved            | 14    | Reserved                                                            | [111:0]    | Value                      |

Table 2-18 ATE fields

| Structure<br>Description       | Field Name      | Bytes | Description                                                                                                                                                                                    | Bit Num | Bit<br>Definition |
|--------------------------------|-----------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------|
| TPC attenuator ATE calibration | tpc_attenuatior | 120   | 5bit (step size) for each calibration point, 15 cal points, internal/external coupler, 2 freq band, 2 chain 5*15*2*2*2 = 600 bits = 75 bytes, to facilitate save/store, use 15*2*2*2=120bytes. | [959:0] | Value             |
| Reserved                       | Reserved        | 24    | Reserved                                                                                                                                                                                       | [192:0] | Value             |

# **A** Baseband Registers

# A.1 BB\_switch\_table\_com1 register

### Table A-1 BB\_switch\_table\_com1 register

| Name         | BB_switch_table_com1                                                                                                                    |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Prop name    | BB_switch_table_com1                                                                                                                    |
| Address      | 0x10688                                                                                                                                 |
| Description  | Common switch table(1) (for all chains, driving SWCOM[x:0] pins of chip). pcu_ant[1] controls lna1/lna2. pcu_ant[0] controls ant1/ant2. |
| Reset signal | rst_cold_l [rst_cold_l]                                                                                                                 |
| Reset value  | where U or S respectively represent a bit that Undefined or Signal controlled                                                           |

#### Table A-2 BB\_switch\_table\_com1 bit description

| Bit   | SW  | Name                      | Description                                                  | Reset     |
|-------|-----|---------------------------|--------------------------------------------------------------|-----------|
| 31:28 | R/W | switch_table_com_tx_1chn  | When wlan tx on 1 un-shared chain. Rec setting = n/a         | 4'd0      |
| 27:22 | R/W | switch_table_com_idle_alt | When idle and OTP_SWCOM_IDLE_MODE is 1'b1. Rec setting = n/a | 6'b001010 |
| 21:16 | R/W | switch_table_com_b        | When BlueTooth Rec setting = n/a                             | 6'd0      |
| 15:12 | R/W | switch_table_com_t2       | When tx ant2. Rec setting = n/a                              | 4'd0      |
| 11:6  | R/W | switch_table_com_t1       | When tx ant1. Rec setting = n/a                              | 6'd0      |
| 5:0   | R/W | switch_table_com_idle     | When idle and OTP_SWCOM_IDLE_MODE is 1'b0. Rec setting = n/a | 6'b000000 |

### A.2 BB\_switch\_table\_com2 register

#### Table A-3 BB\_switch\_table\_com2 register

| Name         | BB_switch_table_com2                                                                                                                     |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------|--|
| Prop name    | BB_switch_table_com2                                                                                                                     |  |
| Address      | 0x1068c                                                                                                                                  |  |
| Description  | Common switch table (2) (for all chains, driving SWCOM[x:0] pins of chip). pcu_ant[1] controls lna1/lna2. pcu_ant[0] controls ant1/ant2. |  |
| Reset signal | rst_cold_l [rst_cold_l]                                                                                                                  |  |
| Reset value  | where U or S respectively represent a bit that Undefined or Signal controlled                                                            |  |

#### Table A-4 BB\_switch\_table\_com2 bit description

| Bit   | SW  | Name                   | Description                                             | Reset   |
|-------|-----|------------------------|---------------------------------------------------------|---------|
| 31:22 | R   | RSVD                   | RSVD                                                    | 10'h000 |
| 21:18 | R/W | switch_table_com_ra12  | When rx ant1&2, and lna1&2 combining. Rec setting = n/a | 4'd0    |
| 17:14 | R/W | switch_table_com_ra2l2 | When rx ant2, Ina2. Rec setting = n/a                   | 4'd0    |
| 13:10 | R/W | switch_table_com_ra1l2 | When rx ant1, Ina2. Rec setting = n/a                   | 4'd0    |
| 9:6   | R/W | switch_table_com_ra2l1 | When rx ant2, lna1. Rec setting = n/a                   | 4'd0    |
| 5:0   | R/W | switch_table_com_ra1l1 | When rx ant1, Ina1. Rec setting = n/a                   | 6'd0    |

# A.3 BB\_switch\_table\_chn\_b0 register

#### Table A-5 BB\_switch\_table\_chn\_b0 register

| Name         | BB_switch_table_chn_b0                                                        |  |
|--------------|-------------------------------------------------------------------------------|--|
| Prop name    | BB_switch_table_chn_b0                                                        |  |
| Address      | 0x10684                                                                       |  |
| Description  | chain 0 switch table (driving XLNAs via radio)                                |  |
| Reset signal | Reset signal rst_cold_l [rst_cold_l]                                          |  |
| Reset value  | where U or S respectively represent a bit that Undefined or Signal controlled |  |

#### Table A-6 BB\_switch\_table\_chn\_b0 bit description

| Bit   | SW  | Name                   | Description                                                                                                    | Reset     |
|-------|-----|------------------------|----------------------------------------------------------------------------------------------------------------|-----------|
| 31    | R/W | enable_bt_override     | This is to enable override for BT which is needed for QCA9880, but not QCA6174.                                | 1'b0      |
| 30    | R/W | bt_in_tx_xlna_override | Enable bt_in_tx (BT in high-priority-Tx) to control xlna bias.  Protection for QCA6164 FEM control limitation. | 1'b1      |
| 29:12 | R   | Reserved               | Reserved                                                                                                       | 18'h00000 |
| 11:10 | R/W | switch_table_b_0       | When Blue Tooth (banked). Rec setting = n/a                                                                    | 2'd0      |
| 9:8   | R/W | switch_table_rx12_0    | When rx ant, xatten1&2 asserted (banked). Rec setting = n/a                                                    | 2'd0      |
| 7:6   | R/W | switch_table_rx1_0     | When rx ant, xatten1 asserted (banked). Rec setting = n/a                                                      | 2'd0      |
| 5:4   | R/W | switch_table_r_0       | When rx ant (banked). Rec setting = n/a                                                                        | 2'd0      |
| 3:2   | R/W | switch_table_t_0       | When tx ant (banked). Rec setting = n/a                                                                        | 2'd0      |
| 1:0   | R/W | switch_table_idle_0    | When idle (banked). Rec setting = n/a                                                                          | 2'd0      |

# A.4 BB\_ext\_atten\_switch\_ctl\_b0 register

#### Table A-7 BB\_ext\_atten\_switch\_ctl\_b0 register

| Name         | BB_ext_atten_switch_ctl_b0                                                    |  |
|--------------|-------------------------------------------------------------------------------|--|
| Prop name    | BB_ext_atten_switch_ctl_b0                                                    |  |
| Address      | 0x10018                                                                       |  |
| Description  | External attenuator controls                                                  |  |
| Reset signal | rst_cold_l [rst_cold_l]                                                       |  |
| Reset value  | where U or S respectively represent a bit that Undefined or Signal controlled |  |

#### Table A-8 BB\_ext\_atten\_switch\_ctl\_b0 bit description

| Bit   | sw  | Name             | Description                                                                                                              | Reset |
|-------|-----|------------------|--------------------------------------------------------------------------------------------------------------------------|-------|
| 31:29 | R   | RSVD             | RSVD                                                                                                                     | 3'h0  |
| 28:24 | R/W | xlna_gain_db_0   | External LNA gain used to offset the rf_ref gain table (unsigned dB steps)(banked). Rec setting = 0                      | 5'd0  |
| 23:18 | R/W | xatten2_margin_0 | dB above min on-chip gain (0 dB) to switch open the 2nd attenuation switch (unsigned dB steps)(banked). Rec setting = 0  | 6'd0  |
| 17:12 | R/W | xatten1_margin_0 | dB above min on-chip gain (0 dB) to switch open the 1st attenuation switch (unsigned dB steps)(banked). Rec setting = 50 | 6'd0  |
| 11:6  | R/W | xatten2_db_0     | Expected attenuation of 2nd external switch (unsigned dB steps)(banked). Rec setting = 18                                | 6'd0  |
| 5:0   | R/W | xatten1_db_0     | Expected attenuation of 1st external switch (unsigned dB steps)(banked). Rec setting = 15                                | 6'd0  |

# **B** Related Documentation

| Doc Number   | Title                                                                                       |
|--------------|---------------------------------------------------------------------------------------------|
| 80-Y8050-1   | QDART-Connectivity User Guide                                                               |
| 80-Y8050-3   | Preserving Test Trees and Configuration Files When Upgrading the QDART-Connectivity Package |
| 80-Y8050-4   | Loop Setup and Chain Selection Application Note                                             |
| 80-Y8050-5   | QCA99xx Utilities Application Note                                                          |
| 80-Y8050-6   | QCA99xx BDF Structure Application Note                                                      |
| 80-Y8050-8   | Up and Running with QLINE Application Notes                                                 |
| 80-Y8050-10  | ATLV Commands                                                                               |
| 80-Y8050-11  | QCA99xx FTM API WLAN Non-Signaling Commands                                                 |
| 80-Y8050-12  | QCA99xx Target Power                                                                        |
| 80-Y8050-13  | QCA9990 Rx Noise Floor and Rx Gain Calibration Implementation Overview                      |
| 80-Y8050-14  | Porting QCMBR to Non-Win7 OS Platforms                                                      |
| 80-Y8050-16  | QCA99xx Target and Control Power Modification Application Note                              |
| 80-Y8050-17  | QDART-Connectivity Laptop Setup and Checklist                                               |
| 80-Y8050-18  | QCA9900 Crystal Calibration Algorithm Application Note                                      |
| 80-Y8050-19  | QCA9900 QSPR Calibration Process Application Note                                           |
| 80-Y8050-20  | QCA9900 Power Calibration Application Note                                                  |
| 80-Y8050-21  | QCA99xx QLIB WLAN Commands                                                                  |
| 80-Y8050-27  | QCA99xx CTL Power Layout                                                                    |
| 80-Y8050-28  | QCA99xx CTL Power and Utilities Application Note                                            |
| 80-Y8924-1   | QCA99xx QDART Plus Testing Training                                                         |
| VD80-NT271-1 | Video: Introduction to QDTA-QMINE                                                           |