## Timing Group Names

| N  | Parameter                                       | Unit | Symbol                                 | Figure                                                              | Definition                                                                                                                                                                       |
|----|-------------------------------------------------|------|----------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1. | Rise transition time rise_transition            | ns   | t <sub>R</sub>                         | $\begin{array}{c} 0.9V_{DD} \\ \hline V_{SS} \\ \hline \end{array}$ | The time it takes a driving pin to make a transition from kV <sub>DD</sub> to (1-k)V <sub>DD</sub> value. Usually k=0.1 (also possible k=0.2, 0.3, etc)                          |
| 2. | Fall transition time fall_transition            | ns   | t <sub>F</sub>                         | 0.9V <sub>DD</sub> 0.9V <sub>DD</sub> V <sub>SS</sub>               | The time it takes a driving pin to make a transition from (1-k)V <sub>DD</sub> to kV <sub>DD</sub> value. Usually k=0.1 (also possible k=0.2, 0.3, etc)                          |
| 3. | Propagation delay low-to-high (rise)  cell_rise | ns   | t <sub>PLH</sub><br>(t <sub>PR</sub> ) | 0.5V <sub>DD</sub> OUT                                              | Time difference between the input signal crossing a 0.5V <sub>DD</sub> and the output signal crossing its 0.5V <sub>DD</sub> when the output signal is changing from low to high |
| 4. | Propagation delay high-to-low (Fall) cell_fall  | ns   | t <sub>PHL</sub><br>(t <sub>PF</sub> ) | OUT 0.5V <sub>DD</sub> 0.5V <sub>DD</sub>                           | Time difference between the input signal crossing a $0.5V_{DD}$ and the output signal crossing its $0.5V_{DD}$ when the output signal is changing from high to low               |



## Timing Constraints: Timing Types

## Setup/Hold, Recovery/Removal Constraints

| N | Parameter                                                                            | Unit | Symbol           | Figure                                                                           | Definition                                                                                                                                              |
|---|--------------------------------------------------------------------------------------|------|------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | Setup time (only for flip-flops or latches) setup_rising setup_falling               | ns   | t <sub>su</sub>  | 0.5V <sub>DD</sub> DATA  CLOCK  DATA                                             | The minimum period in which the input data to a flip-flop or a latch must be stable before the active edge of the clock occurs                          |
| 2 | Hold time<br>(only for flip-flops or latches)<br>hold_rising<br>hold_falling         | ns   | t <sub>H</sub>   | O.5VDD t <sub>H</sub>                                                            | The minimum period in which the input data to a flip-flop or a latch must remain stable after the active edge of the clock has occurred                 |
| 3 | Removal time (only for asynchronous Set or Reset) removal_rising, removal_falling    | ns   | t <sub>REM</sub> | SET (RESE <u>T)</u> 0.5V <sub>DD</sub> 0.5V <sub>DD</sub> CLOCK t <sub>REM</sub> | The minimum time in which the asynchronous Set or Reset pin to a flip-flop or latch must remain enabled after the active edge of the clock has occurred |
| 4 | Recovery time (only for asynchronous Set or Reset) recovery_rising, recovery_falling | ns   | t <sub>REC</sub> | SET (RESET)  CLOCK  0.5V DD  0.5VDD  trec                                        | The minimum time in which Set or Reset must be held stable after being deasserted before next active edge of the clock occurs                           |



© 2023 All rights reserved..