

Main

Variant: [No Variations]

1/17/2022 V1I1

# CHECKED

| Page | Index            | Page | Index                 | Page | Index | Page | Index |
|------|------------------|------|-----------------------|------|-------|------|-------|
| 1    | COVER PAGE       | 11   | DIGITAL OUTPUT        | 21   |       | 31   |       |
| 2    | BLOCK DIAGRAM    | 12   | ANALOG SIGNAL         | 22   |       | 32   |       |
| 3    | POWER HIGH STAGE | 13   | AUDIO                 | 23   |       | 33   |       |
| 4    | POWER LOW STAGE  | 14   | CONNECTOR             | 24   |       | 34   |       |
| 5    | MCU              | 15   | DOC REVISTION HISTORY | 25   |       | 35   |       |
| 6    | WIRELESS         | 16   |                       | 26   |       | 36   |       |
| 7    | LOG              | 17   |                       | 27   |       | 37   |       |
| 8    | ISOLATE SIGNAL   | 18   |                       | 28   |       | 38   |       |
| 9    | COMMUNICATION    | 19   |                       | 29   |       | 39   |       |
| 10   | DIGITAL INPUT    | 20   |                       | 30   |       | 40   |       |

#### **DESIGN CONSIDERATIONS**

DESIGN NOTE: Example text for informational design notes .

DESIGN NOTE: Example text for critical design notes.

DESIGN NOTE: Example text for cautionary design notes. AYOUT NOTE:
Example text for critical

| AUBOT          |                          | CONFIDENTAL. Do not distribute. |  |  |  |  |  |
|----------------|--------------------------|---------------------------------|--|--|--|--|--|
| Title:         | Main                     | Variant:<br>[No Variations]     |  |  |  |  |  |
| Page Contents: | [01] - COVER PAGE.SchDoc | Checked by                      |  |  |  |  |  |
| Size:          | DWG NO                   | Revision:<br>VIII               |  |  |  |  |  |
| Date:          | 1/17/2022                | Sheet 1 of 16                   |  |  |  |  |  |
|                | 7                        | 8                               |  |  |  |  |  |

## **POWER HIGH STAGE**







DESIGN NOTE: +Power protect OV, UL, OC, revese, surge. +DC/DC Converter Buck 5.6V/2A. +DC/DC Converter Isolale 5V/6A.

|   | AUBOT          |      | CONFIDENTAL. Do not distribute. |          |                             |   |    |                   |
|---|----------------|------|---------------------------------|----------|-----------------------------|---|----|-------------------|
|   | Title:         | Main |                                 |          | Variant:<br>[No Variations] |   |    |                   |
|   | Page Contents: | [03  | ] - POWER HIGH STAG             | E.SchDoc |                             |   | Ch | ecked             |
|   | Size:          |      | DWG NO                          |          |                             |   |    | Revision:<br>VIII |
|   | Date:          |      | 1/17/2022                       |          | Sheet                       | 3 | of | 16                |
| Т |                | -    | ,                               |          |                             |   | 8  |                   |

3 4 5 6 7









#### **ISOLATE SIGNAL** +3.3V\_ISO\_MCU +3.3V\_ISO\_BAT +3.3V\_ISO\_MCU +3.3V\_ISO\_BAT | NPUT M4 | COMP | NPUT M5 | NPUT 100nF/50V [05] - MCU[1A RESET M [05] - MCU[4B] [05] - MCU[4B] [05] - MCU[1A] INPU [05] - MCU[1A] INPU [05] - MCU[4A] INPUT M [05] - MCU[3B] INPUT M 11 INPUT L 10 INPUT L 11 INPUT\_LS INPUT\_LS[1..4] [10] - DIGITAL INPUT[2C] +3.3V\_ISO\_MCU - R36 | INPUT\_MI2 | R36 8 I/OA2 I/OB2 GNDA GNDB INPUT\_LS[9..12] [10] - DIGITAL INPUT[5C] R35 INPUT\_M3 INPUT\_M11 MAX14850AEE+ INPUT\_M4 GND\_SIG GND BAT INPUT\_M12 GND\_SIG GND BAT [05] - MCU[3A] SD\_TPA\_M SD\_TPA\_M SD\_TPA SD\_TPA [13] AUDIO TI P627ME/TP4 F +3.3V\_ISO\_MCU +3.3V ISO BAT +3.3V\_ISO\_MCU +3.3V ISO BAT GND\_SIG [05] - MCU[3A] [05] - MCU[3A] GND\_SIG [05] - MCU[6A] [05] - MCU[6A] GND\_SIG GND\_BAT VCCA VCCB VCCA VCCB OUT MI4 2 VCCA VCCB 15 OUT LSI4 VC MIS 3 NA2 OUTB2 14 OUT LSI3 NPUT LSI3 NPUT LSI3 NPUT LSI3 NPUT MIS 6 OUTA1 NB1 12 INPUT LSI3 NB1 MIS 6 IOAI 10B1 1 IOAI 1 INPUT LSI3 NB1 MIS 6 IOAI 10B1 1 IOAI | GND\_BAT | GND\_ OUT LS14 | 11] - DIGITAL OUTPUT[2D] OUT\_LS13 | 11] - DIGITAL OUTPUT[2D] [05] - MCU[3A] INPUT\_M [05] - MCU[4B] INPUT\_M [05] - MCU[6A] 1051 - MCHI6A1 1051 - MCHI4R1 I/OA2 GNDA NPUT\_LS[5,8] INPUT\_LS[5,8] [10] - DIGITAL INPUT[3C] +3.3V\_ISO\_MCI - MCU[4B] (NPUT\_MI6 - R41 - R4 INPUT\_LS[13...V1 [INPUT\_LS[13...16]] [10] - DIGITAL INPUT[7C] R40 GNDA GNDB GNDB MAX14850AEE+ MAX14850AEE+ 4.7k +3.3V\_<u>ISO\_</u>MCU R42 +3.3V\_ISO\_MCU INPUT\_M8 GND\_SIG INPUT\_M16 GND\_SIG GND\_BAT GND\_BAT +3.3V\_ISO\_MCU +3.3V\_ISO\_BAT +3.3V\_ISO\_MCU OUT M1 2 VCCA M7 RESET M2 3 NA1 M1 FRADY INPUT M1 50 UT/ M7 OUT M8 6 10/ M OUT M8 GND\_SIG 100nF/ [05] - MCU[6A] OU [05] - MCU[3B] RES GND\_SIG | 100nF/50V [05] - MCU[4B] | RESET [05] - MCU[4B] | OUT\_M 100nF/50V III GND BAT 100nF/50V LILGND RAT 16 15 RESET5 14 OUT LS20 13 FAULT5 12 SPII MISO 1 11 OUT LS19 VCCR RESET5 11] - DIGITAL OUTPUT[5D] OUTB1 OUTB2 [11] - DIGITAL OUTPUT[2B] 111 - DIGITAL OUTPUTISDI INB1 [05] - MCU[3B] FAI [05] - MCU[3B] OI 121 - ANALOG SIGNALI4A1 INB2 [111 - DIGITAL OUTPUT[2B] 1051 - MCUITAT SPIL M I/OB1 I/OB2 OUT\_LS8 [11] - DIGITAL OUTPUT[2B] OUT\_LS7 [11] - DIGITAL OUTPUT[2B] OUT\_LS7 [11] - DIGITAL OUTPUT[2B] [05] - MCU[4B] DIGITAL OUTPUT[5D] 10 OUT\_LS18 8 I/OA2 I/OB2 [11] - DIGITAL OUTPUTISCI 1051 - MCUITBI OI 1051 - MCUI4B1 GNDA GNDB GNDA GNDB +3.3V\_ISO\_BAT MAX14850AEE+ MAX14850AEE+ GND\_SIG GND\_SIG GND\_BAT OUT\_LS8 GND\_BAT +3.3V\_ISO\_BAT +3.3V\_ISO\_MCU +3.3V\_ISO\_BAT +3.3V\_ISO\_MCU +5V\_ANALOG OUT M6 2 INA1 OUT M5 3 INA1 FAULT M2 4 OUTAIS 5 OUTA2 RESET M3 6 OUT M12 7 IOA1 GND\_SIG [05] - MCU[1B] [05] - MCU[4B] [05] - MCU[4B] VDD1A GND1\_1 GND2\_2 VIA VOA VIB VOB OUTBI SPI3 SCK\_ISO [12] - ANALOG SIGNAL[7A] SPI3 MOSI\_ISO [12] - ANALOG SIGNAL[7A] OUTB2 INB1 1051 - MCHILIBI SPI SPI3\_MOSI\_ISO >[12] - ANALOG SIGNAL[7A] SPI3 NSS ISO >[12] - ANALOG SIGNAL[7A] [05] - MCU[4B] [05] - MCU[4A] INB2 I/OB1 [05] - MCU[1B] [05] - MCU[1A] VIC VID VOC VOD [11] - DIGITAL OUTPUTI2CI 15 SPII\_MOSI\_ISO [11] - DIGITAL OUTPUT[2C] [05] - MCU[4A] OUT M12 I/OR2 [11] - DIGITAL QUTPUTI2CI GND SIG VDD1B VDD2B GNDA GNDB VIE VOE RESET3 VIF VOF 10 GND1\_2 GND2\_1 MAX14850AEE+ +3.3V\_ISO\_BAT R49 GND\_SIG ADUM7640CRQZ-RL7 GND\_BAT OUT\_LS12 GND\_SIG GND\_BAT +3.3V\_ISO\_MCU +3.3V ISO BAT +3.3V\_ISO\_MCU +5V\_ANALOG GND\_SIG | 100nF/50V [05] - MCU[4A] | OUT\_MII [05] - MCU[4A] | OUT\_MIO OUT MI1 2 VCCA VCCB INAI OUTB1 FAULT M4 4 TOUTB1 READY INPUT OUT M9 6 OUT M9 6 OUTB2 RESET M4 7 IOA1 INB1 OUT M9 6 IOA1 INB1 OUT M9 6 IOA1 INB1 OUT M9 6 IOA1 INB1 OUT M9 7 IOA2 IOB2 GND\_SIG 100nF/50V VDD1A VDD2A 2 | CONDICATION 1051 - MCUI3A1 12 I/OA1 I/OA2 GNDA I/OB1 I/OB2 1051 - MCUI1B1 VIC VOC CONFIDENTAL. Do not distribute. 14 +5V ANALOG GNDA GNDB GND SIG VDD1B VDD2B \_\_\_\_C111 MAX14850AEE+ Variant: [No Variations] 4.7k 10 GND1\_2 GND2\_1 VIF VOF +3.3V\_ISO\_BAT 100nF/50V GND\_BAT OUT\_LS9 ADUM7640CROZ-RL7 1081 - ISOLATE SIGNAL SchDoo Checked GND\_SIG GND\_BAT GND\_BAT DWG NO VIII 1/17/2022 Sheet 8 of 16 5









1 2 3 4 5 6 7 8

## **AUDIO**





1 2 3 4 5 6 7 8





