## CSED311 Lab2: Single-Cycle CPU

Seung-taek Woo

wst9909@postech.ac.kr

Contact the TAs at <a href="mailto:cs311-2025ta@postech.ac.kr">cs311-2025ta@postech.ac.kr</a>



#### **Contents**

- Assignments
  - Single-Cycle CPU (RV32I) risc-v 32bit
- Ripes simulator
- How to compile and run your own C program on Ripes and Verilog RTL





- Use Verilator
- Implement a single-cycle RISC-V CPU (RV32I)
  - Single-cycle CPU
    - Datapath
      - ALU
      - Register file
      - Mux
    - Control unit
      - Generate the control signals used in the datapath
- Your implementation of the CPU should process one instruction in a cycle



- Skeleton code
  - top.v Top module (Do not touch, also Makefile, tb\_top.cpp, and student\_tb)
  - opcodes.v Opcodes of instructions you must implement(Do not touch)
  - Other modules (add more if you need)
    - cpu.v, instruction\_memory.v, data\_memory.v, register\_file.v
- Testbench
  - Simulation code
    - tb\_top.cpp
  - Instruction codes for Verilog RTL (.txt)
    - basic\_ripes.txt, non-controlflow\_mem.txt, loop\_mem.txt
  - Assembly codes for Ripes (.asm) (will explain later)
    - basic\_ripes.asm, non-controlflow\_mem.asm, loop\_mem.asm
- Makefile



• RV32I instructions you should implement

| imm[20 10:1 11 19:12] |       |       |     | rd                  | 1101111 | $_{ m JAL}$           |
|-----------------------|-------|-------|-----|---------------------|---------|-----------------------|
| imm[11:0]             |       | rs1   | 000 | rd                  | 1100111 | JALR                  |
| imm[12 10:5]          | rs2   | rs1   | 000 | imm[4:1 11]         | 1100011 | $_{ m BEQ}$           |
| imm[12 10:5]          | rs2   | rs1   | 001 | imm[4:1 11]         | 1100011 | BNE                   |
| imm[12 10:5]          | rs2   | rs1   | 100 | imm[4:1 11]         | 1100011 | BLT                   |
| imm[12 10:5]          | rs2   | rs1   | 101 | imm[4:1 11]         | 1100011 | BGE                   |
| imm[11:0]             |       | rs1   | 010 | rd                  | 0000011 | LW                    |
| imm[11:5]             | rs2   | rs1   | 010 | imm[4:0]            | 0100011 | $\sim$ SW             |
| imm[11:0]             |       | rs1   | 000 | $_{\mathrm{rd}}$    | 0010011 | ADDI                  |
| imm[11:0]             |       | rs1   | 100 | rd                  | 0010011 | XORI                  |
| imm[11:0]             |       | rs1   | 110 | rd                  | 0010011 | ORI                   |
| imm[11:0]             |       | rs1   | 111 | rd                  | 0010011 | ANDI                  |
| 0000000               | shamt | rs1   | 001 | rd                  | 0010011 | SLLI                  |
| 0000000               | shamt | rs1   | 101 | rd                  | 0010011 | $\operatorname{SRLI}$ |
| 0000000               | rs2   | rs1   | 000 | $^{\mathrm{rd}}$    | 0110011 | ADD                   |
| 0100000               | rs2   | rs1   | 000 | $\operatorname{rd}$ | 0110011 | SUB                   |
| 0000000               | rs2   | rs1   | 001 | rd                  | 0110011 | $\operatorname{SLL}$  |
| 0000000               | rs2   | rs1   | 100 | $_{\mathrm{rd}}$    | 0110011 | XOR                   |
| 0000000               | rs2   | rs1   | 101 | rd                  | 0110011 | $\operatorname{SRL}$  |
| 0000000               | rs2   | rs1   | 110 | rd                  | 0110011 | OR                    |
| 0000000               | rs2   | rs1   | 111 | rd                  | 0110011 | AND                   |
| 00000000000           |       | 00000 | 000 | 00000               | 1110011 | ECALI                 |



- We are going to use the ECALL (environment call) instruction to halt the machine at the end of a program
  - Simulation ending condition
    - If instruction == **ECALL** 
      - If GPR[x17] == 10
        - Set is\_halted = 1 (Testbench will stop simulation when is\_halted is 1)
      - Else
        - Consider ECALL as NOP
- Example of instructions exiting the program

| 58:        | 00f766b3 | or x13 x14 x15 |
|------------|----------|----------------|
| 5c:        | 01c12083 | lw x1 28 x2    |
| 60:        | 01812403 | lw x8 24 x2    |
| 64:        | 02010113 | addi x2 x2 32  |
| 68:<br>6c: | 00a00893 | addi x17 x0 10 |
| 6c:        | 00000073 | ecall          |



- For other instructions, refer to the RV32I manual
  - References:
    - See RISC-V specification (Vol. 1) provided for the lab
      - <a href="https://github.com/riscv/riscv-isa-manual/releases/tag/Ratified-IMAFDQC">https://github.com/riscv/riscv-isa-manual/releases/tag/Ratified-IMAFDQC</a>
    - https://msyksphinz-self.github.io/riscv-isadoc/html/rvi.html



#### Modularization

- Modularize the main CPU structure
  - Datapath
    - ALU
    - Register file
  - Control Unit
  - Etc.
    - MUX, adder, ..
- Keep one module in one Verilog file (Verilator issue)
- Match file name with module name (Verilator issue)
- You may modify the interfaces of some of the modules (except top.v, cpu.v)



#### **Magic Memory**

- In instruction\_memory.v, data\_memory.v
- It is NOT a realistic model of the main memory
  - In our lab, memory works like a register file, except that the memory is byte-addressable and accessed with memory address instead of register ID
  - Real memory devices are much slower than CPUs
  - However, we assume there is a magic memory with very low latency for simplicity



#### Initialize instruction memory





#### **Evaluation Criteria (Source code)**

#### Single-Cycle CPU

- The score will be calculated based on the final register values (x1-x31) of the Verilog RTL after testbenches for evaluation are executed (i.e., how many registers have the correct values)
  - Testbench will print final register values
  - You can check correct register values by running .asm file with Ripes
- You are encouraged to run your own program on your Verilog RTL model



#### **Evaluation Criteria (Report)**

- You can write report in Korean or English
- Report should include (1) introduction, (2) design, (3) implementation, (4) discussion, and (5) conclusion

#### Key points:

- Single-cycle CPU design and implementation
- Description of whether each module(RF, memory, PC, control unit, ..) is clock synchronous
- Description of each stage in single-cycle CPU



#### **Assignment Submission**

- Submit your assignment to PLMS with filename(ascending order of student ID):
  - Lab2\_{TeamID}\_{StudentID1}\_{StudentID2}.pdf
    - PDF file of your report
  - Lab2\_{TeamID}\_{StudentID1}\_{StudentID2}.zip
    - Zip file of your source code (without testbench, tb\_top.cpp, obj\_dir, Makefile ...)
      - Only .v Files!
    - One directory including all codes when unzipped

#### Due date

- Code: 2025. 3. 25 / 09:00
- Report: 2025. 3. 25 / 18:00



#### **Assignment Submission**

- If you wish to present a demo in the Lab-2b session, please submit it by March 18 9

   a.m.
  - 2025. 3. 18 / 09:00
  - Code resubmitted after the demo will not be accepted.

Lab 2 Single-cycle CPU (implementation) - 1st week (optional) submission

Lab 2 Single-cycle CPU (implementation)

1st week (optional) submission due date is March 18th (Tuesday) 9 a.m.

This is not mandatory. Only submit if you want to present a demo during the Lab-2b session on March 18.

Two files are uploaded:

Lab2\_single\_cycle\_cpu.pdf

2. Lab2.zip

Lab2.zip includes Verilog files to implement the single-cycle CPU.

If you have any problems in doing a lab, please contact TAs.

Thank you





- Ripes is a visual computer architecture simulator and assembly code editor built for the RISC-V instruction set architecture
- Ripes can help you debug code





- How to install?
  - https://github.com/mortbopet/Ripes/releases
  - Install the lastest version



- An error for VCRUNTIME140\_1.dll may be displayed
  - Follow the instruction in the link above

#### Windows

For Windows, the C++ runtime library must be available (if not, a msvcp140.dll error will be produced). You most likely already have this installed, but if this is not the case, you download it here.



- Web version is also available
  - https://ripes.me/
  - But you can't load a program with web version.
  - Still, you can copy and paste your code to editor





## Ripes – Processor configuration



stack pointer

28 is magic number



## Ripes - Loading a program





### Ripes - Loading a program

- For web version,
  - You can't load a program with web version.
  - Still, you can copy and paste your code to editor





## Ripes – Running the program



As you can see, assembly code uses pseudo-instructions and register aliases. See "RISC-V Assembly Programmer's Handbook" Chapter of RISC-V manual.



#### Ripes – x10 issue





#### Ripes – x10 issue



In Ripes Simulator, x10 holds the system call instruction's index when it is called. You don't need to implement this on your CPU.



# How to compile and run your own C program on Ripes and Verilog RTL

(Non-mandatory)

#### **Cross-compiler**

- How to install?
  - Use Docker (MacOS/Windows/Linux Support)
    - For Windows users,
      - Use CSE Education Slurm Cluster to use Docker
        - You can request the account of CSE Education Slurm Cluster at the below link
        - https://postechackr.sharepoint.com/sites/cse/SitePages/CSE-Cluster-Howto.aspx?csf=1&e=qwAkG9&cid=dfb4c189-2455-4381-a8c1-2489054f57bb
      - Or, use WSL to run docker on your computer
- Get docker image
  - \$ docker pull acplpostech/acpl\_ubuntu\_18.04\_riscv:latest
- Start docker
  - \$ docker run -v ~:/mnt -it --rm acplpostech/acpl\_ubuntu\_18.04\_riscv:latest /bin/bash



#### **Cross-compiler**

- Risc-V Assembly Code Generate (Use /RISCV\_Crosscompile/script.sh)
  - \$ cd /RISCV\_Crosscompile
  - \$ ./script.sh file\_name

#### C Code (example.c)

```
int main()
{
    long long a, b, next;
    long long i;
    a = 0;
    b = 1;
    next = a + b;
    for(i = 0; i<10; i++)
    {
        a = b;
        b = next;
        next = a + b;
}
return 0;
}</pre>
```



#### **Assembly Code**

#### Cross-compiler

- Risc-V Assembly Code Generate (Use /RISCV\_Crosscompile/script.sh)
  - Output file
    - /RISCV\_Crosscompile/{file\_name}\_ripes.asm -> for Ripes input
  - \$ mv /RISCV\_Crosscompile/{file\_name}\_ripes.asm /mnt
  - \$ exit #exit docker

Now you can find {file\_name}\_ripes.asm in home directory



#### Caution

- Since we model RV32I without the "M" extension for multiply/divide, you can't use multiplication on the c code
- You can still multiply or divide by a power of 2 using shift left or right operations
- You will need to implement some additional instructions that are commonly emitted by the compiler



Make new program with cross-compiler output file ({file\_name}\_ripes.asm)





2. Move the <main> function to the top (because default PC is 0x0 in Ripes)





3. Replace 'jalr zero, 0(ra)' at the end of <main> with 'li a7, 10' & 'ecall' (exit inst.)



4. For every function call, replace 'auipc ra, 0x0' & 'jalr ra, 0(ra)' with 'jal ra, <add\_func>' (target function)





5. For every function return, replace 'jalr zero, O(ra)' with 'jr ra' (return)

```
<add_func>:
        addi
                sp,sp,-32
                s0,28(sp)
        SW
        addi
                s0,sp,32
                a0,-20(s0)
                a1,-24(s0)
                a4,-20(s0)
                a5,-24(s0)
        add
                a5,a4,a5
        addi
                a0,a5,0
        1w
                s0,28(sp)
                sp,sp,32
        addi
        jalr
                zero, 0(ra)
```



6. Now you can simulate the source code in Ripes.





7. Use parser.sh in Docker to extract HEX instruction code from Ripes disassembled instruction code

