

# Computer Organization



Lab9 CPU Design1: ISA, Controller and Decoder



# 2 Topics

- CPU Design(1)
  - > ISA, Assembler
  - Control Path
  - Data Path(1)
    - Decoder

# Minisys - A subset of MIPS32

| Туре | Name | funC(ins[5:0])  |
|------|------|-----------------|
| R    | sII  | <b>00_00</b> 00 |
|      | srl  | <b>00_0</b> 010 |
|      | sllv | <b>00_0</b> 100 |
|      | srlv | <b>00_0</b> 110 |
|      | sra  | <b>00_0</b> 011 |
|      | srav | 00_0111         |
|      | jr   | <b>00_1</b> 000 |
|      | add  | <b>10_000</b> 0 |
|      | addu | 10_0001         |
|      | sub  | <b>10_001</b> 0 |
|      | subu | 10_0011         |
|      | and  | <b>10_01</b> 00 |
|      | or   | <b>10_01</b> 01 |
|      | xor  | <b>10_01</b> 10 |
|      | nor  | 10_0111         |
|      | slt  | <b>10_1</b> 010 |
|      | sltu | <b>10_1</b> 011 |

| Туре | Name  | opC(Ins[31:26]) |
|------|-------|-----------------|
| I    | beq   | <b>00</b> _0100 |
|      | bne   | <b>00</b> _0101 |
|      | lw    | <b>10</b> _0011 |
|      | sw    | <b>10</b> _1011 |
|      |       |                 |
|      |       |                 |
|      |       |                 |
|      | addi  | <b>00_1</b> 000 |
|      | addiu | <b>00_1</b> 001 |
|      | slti  | <b>00_1</b> 010 |
|      | sItiu | <b>00_1</b> 011 |
|      | and i | <b>00_1</b> 100 |
|      | or i  | <b>00_1</b> 101 |
|      | xor i | <b>00_1</b> 110 |
|      | lui   | <b>00_1</b> 111 |

| Туре | Name | opC(Ins[31:26]) |
|------|------|-----------------|
|      | jump | <b>00_001</b> 0 |
| J    | jal  | <b>00_001</b> 1 |
|      |      |                 |



#### NOTE:

Minisys is a subset of MIPS32.

The opC of R-Type instruction is 6'b00\_0000

#### **BASIC INSTRUCTION FORMATS**

| R | opco | ode   | rs   | rt |       | rd     | shar | nt     | funct |
|---|------|-------|------|----|-------|--------|------|--------|-------|
|   | 31   | 26 25 | 21 2 | 0  | 16 15 | 11     | 10   | 6.5    | 0     |
| I | opco | ode   | rs   | rt |       |        | imme | ediate |       |
|   | 31   | 26 25 | 21 2 | 0  | 16 15 |        |      |        | 0     |
| J | opco | ode   |      |    | а     | ddress |      |        |       |
|   | 31   | 26 25 |      |    |       |        |      |        | 0     |

Instruction

Memory for

to the Register



from immediate/

register

|           |                      | register   |                        |               | Data               |
|-----------|----------------------|------------|------------------------|---------------|--------------------|
|           | Instruction<br>fetch | Data Fetch | Instruction<br>Execute | Memory Access | Register WriteBack |
| add[R]    | Υ                    | Υ          | Υ                      |               | Υ                  |
| addi[I]   | Υ                    | Υ          | Υ                      |               | Υ                  |
| sw[l]     | Υ                    | Υ          | Υ                      | Υ             |                    |
| lw[I]     | Υ                    | Υ          | Υ                      | Υ             | Υ                  |
| branch[I] | Υ                    | Υ          | Υ                      |               |                    |
| jump[J]   | Υ                    | Υ          | Υ                      |               |                    |
| jal [J]   | Υ                    | Υ          | Y                      |               |                    |

## **CONTROL PATH**

Use opcode and funct code as input, generate the control signals which will be used in other modules.



BASIC INSTRUCTION FORMATS



#### **Instruction Analysis:**

- > part 1: generated control signals
  - > get Operation and function code
  - > opcode(instruction[31:26]), funct(bit[5:0])
  - > generate control signals to sub-modules of CPU
- > part 2: get data
  - address of registers: rs(Instruction[25:21]),
    rt(Instruction[20:16]) and rd(Instruction[15:11])
  - > shift mount(instruction[10:6])
  - immediate(instruction[15:0])
  - address(instruction[25:0])

## Controller

Why a controller is needed?



| Module  | How To Process                                                                      | Instructions and Comments                                                                                                                                                                              |
|---------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IFetch  | Determine how to update the value of PC register                                    | 1. (pc+4)+immediate(sign extended) (bne [l]) 2. the value of \$31 register (jr [R]) 3. {(pc+4)[31:28],lableX[25:2],2'b00} ( jal, j [J]) 4. pc+4 (other instruction except branch, jr, j and jal [R\l]) |
| Decoder | Determine whether to write register or not                                          | lw [I], R type instruction except jr [R], jal[J]                                                                                                                                                       |
|         | Get the source of data to be written Get the address of register to be written      | <ol> <li>Data memory (lw[l]) -&gt; rt</li> <li>ALU ([R]) -&gt; rd</li> <li>address of instruction (jal[J]) -&gt;31</li> </ol>                                                                          |
|         | Determine whether to get immediate data from the instruction and expand it to 32bit | add([R]) vs addi([I])                                                                                                                                                                                  |
| Memory  | Determine whether to write memory or not                                            | sw[l] vs lw[l]                                                                                                                                                                                         |
|         | Get the source of data to be written                                                | rs of registers (sw[I])                                                                                                                                                                                |
|         | Get the address of memory unit to be written                                        | the output of ALU (sw[I])                                                                                                                                                                              |
| ALU     | Determine how to calculate the datas                                                | add, sub, or, sll, sra, slt, branch                                                                                                                                                                    |
|         | Get the source of one operand from register or immediate extended                   | R(register), I(sign extended immediate)                                                                                                                                                                |



**Q1:** How to determine the type of the instruction, R, I or J?

**Q2:** What's the usage of function code in the instruction?

**Q3:** How to generate these control signals?

**Q4:** What's the type of the circuit about Controller?

A combinational logic or a sequencial logic?

Tips: parts of the answer could be found on page 3 of this slides.

**NOTES**: The design of Controller in this slides is **ONLY a reference**, **NOT a requirement**.

#### BASIC INSTRUCTION FORMATS

| R | opco | ode   | rs   | rt |       | rd      | shamt     | funct |   |
|---|------|-------|------|----|-------|---------|-----------|-------|---|
|   | 31   | 26 25 | 21 2 | 20 | 16 15 | 11      | 10 6      | 5     | ( |
| I | opco | ode   | rs   | rt |       |         | immediate | e     |   |
|   | 31   | 26 25 | 21 2 | 20 | 16 15 |         |           |       | ( |
| J | opce | ode   |      |    |       | address |           |       |   |
|   | 31   | 26.25 |      |    |       |         |           |       |   |

Q1: Which type of design style on port would you prefer: 1bit or Coded multi bit wide port?

```
output I_format;
/* 1 indicate the instruction is I-type but isn't
  "beq","bne","LW" or "SW" */

output[1:0] ALUOp;
/* if the instruction is R-type or I_format, ALUOp is 2'b10;
if the instruction is "beq" or "bne ", ALUOp is 2'b01;
if the instruction is "lw" or "sw ", ALUOp is 2'b00; */
```

Q2: What's the destinaion submodule of this output port?

```
input[5:0] Op;
                        // instruction[31:26], opcode
                        // instructions[5:0], funct
input[5:0] Func;
                                // 1 indicates the instruction is "jr", otherwise it's not "jr"
output
                               // 1 indicate the instruction is "j", otherwise it's not
           Jmp;
output
                                // 1 indicate the instruction is "jal", otherwise it's not
output
           Jal;
output
           Branch;
                               // 1 indicate the instruction is "beq", otherwise it's not
output
           nBranch:
                        // 1 indicate the instruction is "bne", otherwise it's not
                          // 1 indicate destination register is "rd"(R),otherwise it's "rt"(I)
           RegDST;
output
                               // 1 indicate read data from memory and write it into register
output
           MemtoReg;
           RegWrite;
                               // 1 indicate write register(R,I(lw)), otherwise it's not
output
           MemWrite;
                               // 1 indicate write data memory, otherwise it's not
output
                               // 1 indicate the 2nd data is immidiate (except "beq", "bne")
output
           ALUSrc;
           Sftmd;
                             // 1 indicate the instruction is shift instruction
output
```

#### **BASIC INSTRUCTION FORMATS**

| R | opco | de    | rs    | rt |       | rd      | shamt    | funct |
|---|------|-------|-------|----|-------|---------|----------|-------|
|   | 31   | 26 25 | 21 20 |    | 16 15 | 11      | 10 6     | 5 0   |
| I | opco | de    | rs    | rt |       |         | immediat | e     |
|   | 31   | 26 25 | 21 20 |    | 16 15 |         |          | 0     |
| J | opco | de    |       |    |       | address |          |       |
|   | 31   | 26.25 |       |    |       |         |          | 0     |

"**Jr**" is used to identify whether the instruction is jr or not.

Jr =((Opcode==6'b000000)&&(Function\_opcode==6'b001000)) ? 1'b1 : 1'b0;

| opCode      | 001101 | 001001 | 100011 | 101011 | 000100 | 000010 | 000000   |
|-------------|--------|--------|--------|--------|--------|--------|----------|
| Instruction | ori    | addiu  | lw     | SW     | beq    | j      | R-format |
| RegDST      | 0      | 0      | 0      | Х      | Х      | Х      | 1        |

"RegDST" is used to determine the destination in the register file which is determined by rd(1) or rt(0)

| opCode      | 001xxx   | 000000 | 100011 | 101011 | 000011 | 000010 | 000000   |
|-------------|----------|--------|--------|--------|--------|--------|----------|
| Instruction | I-format | jr     | lw     | SW     | jal    | j      | R-format |
| RegWrite    | 1        | 0      | 1      | X      | 1      | X      | 1        |

"**RegWrite**" is used to determine whether to write registe(1) or not(0).

**RegWrite** = (R\_format || Lw || Jal || I\_format) && !(Jr)

| Туре | Name                                   | opC(Ins[31:26])                          |  |  |  |  |  |
|------|----------------------------------------|------------------------------------------|--|--|--|--|--|
| 1    | beq                                    | <b>00</b> _0100                          |  |  |  |  |  |
|      | bne                                    | <b>00</b> _0101                          |  |  |  |  |  |
|      | lw                                     | <b>10</b> _0011                          |  |  |  |  |  |
|      | sw                                     | <b>10</b> _1011                          |  |  |  |  |  |
|      | addi<br>addiu<br>slti<br>sltiu<br>andi | 00_1000<br>00_1001<br>00_1010<br>00_1011 |  |  |  |  |  |
|      | ori                                    | <b>00_1</b> 101                          |  |  |  |  |  |
|      | xori                                   | <b>00_1</b> 110                          |  |  |  |  |  |
|      | lui                                    | <b>00_1</b> 111                          |  |  |  |  |  |

"I\_format" is used to identify if the instruction is I\_type(except for beq, bne, lw and sw). e.g. addi, subi, ori, andi...

**I\_format** = (Opcode[5:3]==3'b001)?1'b1:1'b0;

| Instruction | ALUOp |
|-------------|-------|
| lw          | 00    |
| SW          | 00    |
| beq,bne     | 01    |
| R-format    | 10    |
| I-format    | 10    |

"ALUOp" is used to code the type of instructions described in the table on the left hand.

**ALUOp** = {(R\_format || I\_format),(Branch || nBranch)};

```
Type Name funC(ins[5:0])

R sII 00_0000
srI 00_0100
sIIv 00_0100
srIv 00_0110
sra 00_0011
srav 00_0111
```

"Sftmd" is used to identify whether the instruction is shift cmd or not.

**Sftmd** = (((Function\_opcode==6'b000000)||(Function\_opcode==6'b000010)

 $||(Function\_opcode==6'b000011)||(Function\_opcode==6'b000100)||$ 

## Practice1

- 1. Implement the sub-module of CPU: Controller in verilog.
- 2. **Verify** the Controller's **function** by simulation.

NOTE: Following table is Not a complete set of tests, just a reference.

It is strongly suggested to make a tool to get the opcode and function\_opcode from the 32bits machine code.

| time(ns) | opcode | function_opcode | instruction     |                                                                               |
|----------|--------|-----------------|-----------------|-------------------------------------------------------------------------------|
| 0        | 6'h00  | 6'h20           | add rd,rs,rt    | //RegDST=1, RegWrite=1, ALUSrc=0, ALUOp=10                                    |
| 200      | 6'h00  | 6'h08           | jr rs           | //RegDST=1, RegWrite=0, ALUSrc=0, ALUOp=10, jr=1,                             |
| 400      | 6'h08  | 6'h08           | addi rt,rs,imm  | //RegDST=0, RegWrite=1, ALUSrc=1, I_format=1                                  |
| 600      | 6'h23  | 6'h08           | lw rt,imm(rs)   | //RegDST=0, RegWrite=1, ALUSrc=1, ALUOp=00, MemtoReg=1                        |
| 800      | 6'h2b  | 6'h08           | sw rt,imm(rs)   | //RegDST=0, RegWrite=0, ALUSrc=1, ALUOp=00, MemtoReg=0, MemWrite=1            |
| 1050     | 6'h04  | 6'h08           | beq rs,rt,label | //RegDST=0, RegWrite=0, ALUSrc=0, ALUOp=01, Branch=1                          |
| 1250     | 6'h05  | 6'h08           | bne rs,rt,label | //RegDST=0, RegWrite=0, ALUSrc=0, ALUOp=01, Branch=0, nBranch=1               |
| 1500     | 6'h02  | 6'h08           | j label         | //RegDST=0, RegWrite=0, ALUSrc=0, ALUOp=00, Branch=0, nBranch=0, Jmp=1        |
| 1700     | 6'h03  | 6'h08           | jal label       | //RegDST=0, RegWrite=1, ALUSrc=0, ALUOp=00, Branch=0, nBranch=0, Jmp=0, Jal=1 |
| 1950     | 6'h00  | 6'h02           | srl rd,rt,shamt | //RegDST=1, RegWrite=1, ALUSrc=0, ALUOp=10, sftmd=1                           |

TIPS: Minisys1Assemblerv2.2(An Asambler on Minisys) could help to generate the corresponding instructions(32bit), it could be found at below address:

https://bb.sustech.edu.cn/webapps/blackboard/content/listContentEditable.jsp?content\_id=\_281670\_1&course\_id=\_3602\_1

# Tips: a reference to build a testbench

```
module control32_tb
     //reg type variables are use for binding with input ports
     reg [5:0] Opcode, Function_opcode;
     //wire type variables are use for binding with output ports
     wire [1:0] ALUOp;
     wire Jr, RegDST, ALUSrc, MemtoReg, RegWrite, MemWrite, Branch, nBranch, Jmp, Jal, I_format, Sftmd;
     //instance the module "control32", bind the ports
     control32 c32
     (Opcode, Function_opcode,
     Jr, Branch, nBranch, Jmp, Jal,
     RegDST, MemtoReg, RegWrite, MemWrite,
     ALUSrc, ALUOp, Sftmd, I_format);
     initial begin
           //an example: #0 add $3,$1,$2. get the machine code of 'add $3,$1,$2'
                 // step1: edit the assembly code, add "add $3,$1,$2"
                 // step2: open the assembly code in Minisys1Assembler2.2, do the assembly procession
                 // step3: open the "output/prgmips32.coe" file, find the related machine code of 'add $3,$1,$2'
           //in "0x00221820", 'Opcode' is 6'h00,'Function_opcode' is 6'h20
           Opcode = 6'h00;
           Function_opcode = 6'h20;
           #200 //...
     end
endmodule
```

# How To Use "Minisys1Assemblerv2.2"

> Step1. Open the assembly source file



- ➤ Step2. "**工程**"-》"**64KB**" (the size of Instruction memory and data memory)
  -》"**A 汇编**"

- > Step3. The coe files could be found at the sub-directory: "output"
  - > The initial data of data memory could be found in file "dmem32.coe"
- dmem32.coe prgmip32.coe
  - > The machine code of Minisys instruction could be found in the file "prgmip32.coe"
  - > Following screenshot is an example, the machine code is recorded in hexadecimal.

```
1 memory_initialization_radix = 16;
2 memory_initialization_vector =
3 34010001,
4 34020002,
5 34030003,
6 34040004,
7 34050005,
8 34060006,
9 34070007,
10 34080008,
11 34090009,
12 340a000a,
```

## How to get the Machine Code by Mars(MIPS simulator)

- > step1: Open the MIPS source file in Mars and assemble it.
- > step2: "File" -> "Dump Memroy"
- > step3: Specify the "Memory segment" and "Dump Format", click "Dump To File"
- > step4: Specify the **file name** and **where to save** the file, click "保存". The machine code of MIPS instruction could be found in the specified file.

Following screenshot is an example, the machine code is recorded in hexadecimal







### Practice2

| Туре | Name | funC(ins[5:0])  |
|------|------|-----------------|
| R    | sII  | <b>00_00</b> 00 |
|      | srl  | <b>00_0</b> 010 |
|      | sllv | <b>00_0</b> 100 |
|      | srlv | <b>00_0</b> 110 |
|      | sra  | <b>00_0</b> 011 |
|      | srav | 00_0111         |
|      | jr   | <b>00_1</b> 000 |
|      | add  | <b>10_000</b> 0 |
|      | addu | 10_0001         |
|      | sub  | <b>10_001</b> 0 |
|      | subu | 10_0011         |
|      | and  | <b>10_01</b> 00 |
|      | or   | <b>10_01</b> 01 |
|      | xor  | <b>10_01</b> 10 |
|      | nor  | 10_0111         |
|      | slt  | <b>10_1</b> 010 |
|      | sltu | <b>10_1</b> 011 |

| Гуре | Name  | opC(Ins[31:26]) |  |  |  |  |
|------|-------|-----------------|--|--|--|--|
| ı    | beq   | <b>00</b> _0100 |  |  |  |  |
|      | bne   | <b>00</b> _0101 |  |  |  |  |
|      | lw    | <b>10</b> _0011 |  |  |  |  |
|      | sw    | <b>10</b> _1011 |  |  |  |  |
|      |       |                 |  |  |  |  |
|      |       |                 |  |  |  |  |
|      |       |                 |  |  |  |  |
|      | addi  | <b>00_1</b> 000 |  |  |  |  |
|      | addiu | <b>00_1</b> 001 |  |  |  |  |
|      | slti  | <b>00_1</b> 010 |  |  |  |  |
|      | sltiu | <b>00_1</b> 011 |  |  |  |  |
|      | and i | <b>00_1</b> 100 |  |  |  |  |
|      | or i  | <b>00_1</b> 101 |  |  |  |  |
|      | xor i | <b>00_1</b> 110 |  |  |  |  |
|      | lui   | 00_1111         |  |  |  |  |

| Туре | Name | opC(Ins[31:26]) |
|------|------|-----------------|
|      | jump | <b>00_001</b> 0 |
| J    | jal  | <b>00_001</b> 1 |
|      |      |                 |



- 1. Compare whether the machine code of the same instructions processed by MinisysAssemblerV2 and Mars are the same.
- 2. Whether the Minisys ISA coule meet the use requirement? if not, what instruction(s) would you prefer to add to the Minisys ISA?(optional)
- 3. How about to design your own ISA and make it run on your designed CPU?(optional)

# 16 Decoder



- Get data from the instruction directly or indirectly
  - opcode, function code : how to get data, where to get data
  - immediate data in the instruction([15:0]), (e.g. immi = Instruction[15:0]) need to be signextended to 32bits
  - data in the register, the address of the register is coded in the instruction. e.g. rs = Instruction[25:21];
  - data in the memory, the address of the memory unit need to be calculated by ALU with base address stored in the register and offset as immediate data in the instruction

#### Read/Write data from/to Register File

#### **BASIC INSTRUCTION FORMATS**

| R | opco | de    | rs    | rt  | rd     | shar  | nt     | funct |
|---|------|-------|-------|-----|--------|-------|--------|-------|
|   | 31   | 26 25 | 21 20 | ) 1 | 6 15   | 11 10 | 6.5    | 0     |
| I | opco | de    | rs    | rt  |        | imme  | ediate | - 11  |
|   | 31   | 26 25 | 21 20 | ) 1 | 6 15   |       |        | 0     |
| J | opco | de    |       |     | addres | SS    |        |       |
|   | 31   | 26 25 |       |     |        |       |        | 0     |

# Decoder continued



## > Register File-Inputs

#### > read address

> [R] add: rs,rt

> [R] jr: [31]

> [I] addi: rs

#### > write address

> [R] add: rd

> [J] jal : [31]

> [I] addi: rt

#### > write data

[R] add: data from alu\_result

> [I] lw: data from memory

#### > control signal

> [R]/[I]/[J] writeRegister

➤ [J]jal : jal

> [I] lw : memToReg

> [R]/[I]: rd vs rt



#### Register File-Outputs

- > read data1
- > read data2
- extended Immi

# 18 Decoder continued

#### opcode rt rd shamt funct 26 25 21 20 16 15 11 10 65 opcode rs rt immediate 26 25 21 20 16 15 opcode address 26 25

## **Register File:**

Almost all the instructions need to read or write register file in CPU 32 common registers with same bitwidth: 32



//verilog tips:
reg[31:0] register[0:31];
assign Read data 1 = register[Read register 1];
register[Write register] <= WriteData;</pre>



Q1:How to avoid the confliction between register read and register write?

BASIC INSTRUCTION FORMATS

Q2: Which kind of circuit is this register file, combinatorial circuit or sequential circuit?

Q3: How to determine the size of address bus on register file?

### 19 Practice3

| op | code  | rs   | rt | 1     | rd    | shamt   | funct |   |
|----|-------|------|----|-------|-------|---------|-------|---|
| 31 | 26 25 | 21 2 | 20 | 16 15 | 11    | 10      | 6 5   | ( |
| op | code  | rs   | rt |       |       | immedia | te    |   |
| 31 | 26 25 | 21 2 | 20 | 16 15 |       |         |       | 0 |
| op | code  |      |    | ad    | dress |         |       |   |
| 31 | 26 25 |      |    |       |       |         |       | 0 |

BASIC INSTRUCTION FORMATS

- ▶1. Implement the sub-module of CPU in verilog: Decoder
  - >There are 32 registers(each register is 32bits), All the registers are readable and writeable except \$0(\$0 is readonly).
  - >The reading should be done at any time while writing only happens on the posedge of the clock.
  - The register file should support **R/I/J** type instructions(includs extending the immediate to be 32bits if needed).

> such as: add; addi; jr; lw, sw; jal;

- ▶2. **Verify** its **function** by simulation.NOTE: The verification should be done on the full set of testcase.
- >3. List the signals which are used by the decoder. NOTE: Signals' name are determined by designer

| name          | from       | to      | bits | description                                          |
|---------------|------------|---------|------|------------------------------------------------------|
| regWrite      | Controller | Decoder | 1    | 1 means write the register identified by writeAdress |
| imme          | Decoder    | ALU     | 32   | the signextended immediate                           |
| readRegister1 | IFetch     | Decoder | 5    | the address of read register instruction[25:21]      |
|               |            |         |      |                                                      |

# 20 TIPS: Control path & Data path of CPU



Source: H&P textbook

**Control Path**: Interprete instructions and generate signals to control the data path to execute instructions

**Data Path**: The parts in CPU with componets which are involved to execute instructions