# Lab 2.2 Report

#### 1. Problem analysis

Lab 2.2 is the next episode of lab 2.1. In lab 2.1, we have simulated the assembly process that turns the assembly code into binary machine code. And in lab 2.2, we are going to keep making use of these machine codes and perform real instructions, like changing the registers and data memory, simulating the real instruction execution process.

# 2. My understanding of the instruction execution process

By examining the *sim.c* and *sim.h* files, I have a basic understanding about the whole instruction execution process.

- (a) Terminologies and data structures
  - (i) System latches

In my understanding, system latches is the system of the combination of the 32 registers and the PC counter. It is just the place to store information in the processor. System latches is simulated by the structure struct\_system\_latches, where it has 2 members: integer PC that stores the value of the PC and integer array REGS that stores all the register value of the 32 registers.

#### (ii) Special base addresses

CODE\_BASE\_ADDR: the base address to locate source codes.

TRAPVEC\_BASE\_ADDR: exceptions & interruptions' base address.

This is one of the important things I learned from this lab: in practice, actually exceptions and interruptions are stored in their unified position in memory, and if the pc just to that address, the system will know there is an error.

## (iii) Memory

The simulator uses C arrays to simulate the memory. It is an array named MEMORY that has limited total amount BYTES\_IN\_MEM and is of type unsigned char, which is of I byte that is the same with the real situation.

## (b) Important functions and MACROS

(i) The MASK macros. In this simulating code, we need to frequently retrieve some specific bits of the instructions. In order to avoid tedious and unclear bit wise and operation everywhere, we can use a macro to clear the things. A typical MASK is like this:

#define MASK6\_0(x) ((x) & 0x7F)

Where the return value is the input bitwise and a masking value, so all the bits in the masking area remain and all other bits are set to 0 due to the property of and logic.

#### (c) Simulation process

The simulator is actually a user-interact system. After running this file, we

are actually in a user interface where we can let the simulator execute the binary machine code and examine the registers and memories.

Here are the possible instructions:

```
go - run a program till the end
run n - execute a program for n instructions
mdump low high - dump memory from low address to high address
rdump - dump the register & bus values
?/h - display the help menu
quit - exit the simulator
```

#### (d) Program logic:

The program starts with the main function. In the main function, the program first get the binary file from the console and open it, then it starts to initialize like allocating space for memory, etc. Then it goes into a while loop in which the get\_command function is executed and will get command from the user interface. It can show the values in specific memories or registers, and it can also execute instructions.

The execution process is handled by the run functions. It runs a specific numbers of instructions by calling the cycle() function a specific amount of times, where each time the cycle() function executes exactly one instruction.

In the cycle instruction, the status of instruction count and latches is updated, and each instruction is handled by the handle\_instruction() function, which is what we should implement.

In handle\_instruction() function, it first does some previous preparations like updating pc, then it uses a switch logic to identify which instruction the current cycle is by examining the opcode, func3, func7, etc. In lab 2.2 we should implement the details of handle\_instruction() function, including the switch logic and the function for handling specific instructions.

#### 3. Switch logic implementation

The instruction identifying logic (decoding) in handle\_instruction() function is done by a nested branching. On the outmost side is the switch function to decide on the general types of instruction (I, halt, R, U, jal, halr, B, load and store) by its opcode. On the second stage of the decoding, a nested switch is implemented to identify the specific instructions by func3. And if we still need to identify specific instructions by the 25..31 bits, a if\_else logic could also be implemented. In the given code, the I and halt type logic is already implemented, so we need to finish the rest.

#### (a) R type instructions

The opcode of R type instructions is 0110011, which can be done by shifting 0x0C left 2 bits and add 0x03. And this number is put into the outmost switch logic to identify this type of instruction.

After knowing the type of instructions, we still have to examine func3 using another nested switch to know which instructions it is. Possible cases are 0,

1, 4, 5, 6, 7, corresponding to add/sub, sll, xor, srl/sra, or and respectively.

For add/sub and srl/sra, we also have to check the 25..31 bits to get the specific instructions. This can be done by using MASK31\_25 to fetch the 25..31 bits and use an if\_else to check which value it is. If it is 0, then the instruction should be add or srl according to func3, and otherwise it should be sub or sra according to func3.

Inside each instruction cases, handle\_instruction() call the specific handle\_xxx() function to execute each specific functions, which will be discussed in the next section.

If none of the switch cases matches, then there should be some mistakes in the input file, this error is handled by the error function.

## (b) U type

The U type instruction here is only lui, so we don't need so many branching logics.

We just test if the opcode is 0110111, which can be done by shifting 0x0D left 2 bits and add 0x03. If it is, handle\_instruction() call the specific handle\_lui() function to execute specific function, which will be discussed in the next section.

#### (c) jalr

The opcode is 1100111, which can be done by shifting 0x19 left 2 bits and add 0x03. It is unique so we don't need so many branching logics. We just test if the opcode is 1100111, If it is, handle\_instruction() call the specific handle\_jalr() function to execute specific function, which will be discussed in the next section.

#### (d) jal

The opcode is 1101111, which can be done by shifting 0x1b left 2 bits and add 0x03. It is unique so we don't need so many branching logics. We just test if the opcode is 1101111, If it is, handle\_instruction() call the specific handle\_jal() function to execute specific function, which will be discussed in the next section.

#### (e) B type

The opcode of B type instructions is 1100011, which can be done by shifting 0x18 left 2 bits and add 0x03. And this number is put into the outmost switch logic to identify this type of instruction.

After knowing the type of instructions, we still have to examine func3 using another nested switch to know which instructions it is. Possible cases are 0, 1, 4, 5 corresponding to beg, bne, blt, bge respectively.

Inside each instruction cases, handle\_instruction() call the specific handle\_xxx() function to execute each specific functions, which will be discussed in the next section.

If none of the switch cases matches, then there should be some mistakes in the input file, this error is handled by the error function.

#### (f) Load instructions

The opcode of store type instructions is 0000011, which is 0x03. And this number is put into the outmost switch logic to identify this type of instruction.

After knowing the type of instructions, we still have to examine func3 using another nested switch to know which instructions it is. Possible cases are 0, 1, 2 corresponding to lb, lh, lw respectively.

Inside each instruction cases, handle\_instruction() call the specific handle\_xxx() function to execute each specific functions, which will be discussed in the next section.

If none of the switch cases matches, then there should be some mistakes in the input file, this error is handled by the error function.

#### (g) store instructions

The opcode of store type instructions is 0100011, which can be done by shifting 0x08 left 2 bits and add 0x03. And this number is put into the outmost switch logic to identify this type of instruction.

After knowing the type of instructions, we still have to examine func3 using another nested switch to know which instructions it is. Possible cases are 0, 1, 2 corresponding to sb, sh, sw respectively.

Inside each instruction cases, handle\_instruction() call the specific handle\_xxx() function to execute each specific functions, which will be discussed in the next section.

If none of the switch cases matches, then there should be some mistakes in the input file, this error is handled by the error function.

The code is shown in the main code section.

#### 4. Handle specific instructions

In handle xxx() functions we perform the decode, exe, wb of each instructions.

#### (a) Handle shift immediates

This includes handle\_slli, handle\_srli, handle\_srai. In these functions we have to decode rd, rs1, calculate immediate value, and perform exe and wb by calculating the result and update the system latches.

The rd can be decoded by first retrieving the 7..11 bits using MASK11\_7, rs1 can be decoded by first retrieving the 15..19 bits using MASK19\_15.

The immediate value is 5 bits so can be retrieve by masking the 20..24 bits with the MASK24\_20. Since it is not signed value, so we DO NOT need to use the sext() function to perform sign extend, to extend the 5 bits into 32 bits.

The result is calculated by shifting CURRENT\_LATCHES.REGS[rs1] by the immediate value, and assign it to NEXT\_LATCHES.REGS[rd], so this register will be updated after the this cycle is finished.

## (b) Handle immediate logic

This includes handle\_xori, handle\_ori, handle\_andi. In these functions we have to decode rd, rs1, calculate immediate value, and perform exe and wb

by calculating the result and update the system latches.

The immediate value is 12 bits so can be retrieve by masking the 20..31 bits with the MASK31\_20. Since it is signed value and we need to extend the 12 bits into 32 bits, we have to use the sext() function to perform sign extend.

The rd can be decoded by first retrieving the 7..11 bits using MASK11\_7, rs1 can be decoded by first retrieving the 15..19 bits using MASK19 15.

The result is calculated by performing logic operation on the CURRENT\_LATCHES.REGS[rs1] with the immediate value, and assign it to NEXT\_LATCHES.REGS[rd], so this register will be updated after the this cycle is finished.

#### (c) Handle lui

In handle\_lui we have to decode rd, calculate immediate value, and load the immediate value to upper 20 bits of rd.

The rd can be decoded by first retrieving the 7..11 bits using MASK11\_7.

The immediate value is 20 bits so can be retrieve by masking the 12..31 bits with the MASK31\_20. Since it is signed value and we need to extend the 20 bits into 32 bits, we have to use the sext() function to perform sign extend.

To load the value into upper 20 bits of rd, we need to update NEXT\_LATCHES.REGS[rd] to the immediate value left shifted 12 bits.

#### (d) Handle register-register arithmetic

This includes handle\_add, handle\_sub. In these functions we have to decode rd, rs1, rs2, and perform exe and wb by calculating the result and update the system latches.

The rd can be decoded by first retrieving the 7..11 bits using MASK11\_7, rs1 can be decoded by first retrieving the 15..19 bits using MASK19\_15, rs2 can be decoded by first retrieving the 20..24 bits using MASK24\_20.

The result is calculated by performing arithmetic operation on the CURRENT\_LATCHES.REGS[rs1] with CURRENT\_LATCHES.REGS[rs2], and assign it to NEXT\_LATCHES.REGS[rd], so this register will be updated after the this cycle is finished.

#### (e) Handle register-register shift

This includes handle\_sll, handle\_srl, handle\_sra. In these functions we have to decode rd, rs1, rs2, and perform exe and wb by calculating the result and update the system latches.

The rd can be decoded by first retrieving the 7..11 bits using MASK11\_7, rs1 can be decoded by first retrieving the 15..19 bits using MASK19\_15, rs2 can be decoded by first retrieving the 20..24 bits using MASK24\_20.

The result is calculated by performing shifting the CURRENT\_LATCHES.REGS[rs1] with the amount CURRENT\_LATCHES.REGS[rs2], and assign it to NEXT\_LATCHES.REGS[rd], so this register will be updated after the this cycle is finished.

#### (f) Handle register-register logic

This includes handle\_xor, handle\_or, handle\_and. In these functions we have to decode rd, rs1, rs2, and perform exe and wb by calculating the result and update the system latches.

The rd can be decoded by first retrieving the 7..11 bits using MASK11\_7, rs1 can be decoded by first retrieving the 15..19 bits using MASK19\_15, rs2 can be decoded by first retrieving the 20..24 bits using MASK24\_20.

The result is calculated by performing logic operation on the CURRENT\_LATCHES.REGS[rs1] with CURRENT\_LATCHES.REGS[rs2], and assign it to NEXT\_LATCHES.REGS[rd], so this register will be updated after the this cycle is finished.

#### (g) jalr

In handle\_jalr we have to decode rd, rs1, calculate immediate value, and update pc and rd.

The rd can be decoded by first retrieving the 7..11 bits using MASK11\_7. rs1 can be decoded by first retrieving the 15..19 bits using MASK19\_15.

The immediate value is 12 bits so can be retrieve by masking the 20..31 bits with the MASK31\_20. Since it is signed value and we need to extend the 12 bits into 32 bits, we have to use the sext() function to perform sign extend.

To make sure that we can jump back, we should update NEXT\_LATCHES.REGS[rd] to CURRENT\_LATCHES.PC +4, which is the address of the next instruction.

To jump, we should update NEXT\_LATCHES.PC to the sum of CURRENT\_LATCHES.REGS[rs1] and the immediate value. So that the next instruction will be the place to branch to.

#### (h) jal

In handle\_jal we have to decode rd, calculate immediate value, and update pc and rd.

The rd can be decoded by first retrieving the 7..11 bits using MASK11\_7.

The immediate value is 21 bits and the order is mixed, so we have to retrieve it part by part and perform adding and shifting. The bit 0 is always 0 so we can ignore it. The bit 1..10 is at bit 21..30 of the instruction, so can be retrieved by masking the 21..30 bits with the MASK30\_21 and shift it 1 bit and add it to the binary value. The bit 11 is at bit 20 of the instruction, so can be retrieved by masking the 20<sup>th</sup> bit with the MASK20 and shift it 11 bits and add it to the binary value. The bit 12..19 is at bit 12..19 of the instruction, so can be retrieved by masking the 12..19 bits with the MASK19\_12 and shift it 12 bits and add it to the binary value. The bit 20 is at bit 31 of the instruction, so can be retrieved by masking the 31 bit with the MASK31 and shift it 31 bits and add it to the binary value.

To make sure that we can jump back, we should update NEXT\_LATCHES.REGS[rd] to CURRENT\_LATCHES.PC +4, which is the address of the next instruction.

To jump, we should update NEXT\_LATCHES.PC to the sum of

CURRENT\_LATCHES.REGS[rs1] and the immediate value sign extended to 32 bits (similar to I-type instructions, the immediate could also be negative). So that the next instruction will be the place to branch to.

#### (i) Handle branches

This includes handle\_beq, handle\_bne, handle\_blt, handle\_bge. In these functions we have to decode rs1, rs2, calculate immediate value, test the condition and update pc.

The rs1 can be decoded by first retrieving the 15..19 bits using MASK19\_15, rs2 can be decoded by first retrieving the 20..24 bits using MASK24\_20.

The immediate value is 13 bits, and the order is mixed, so we have to retrieve it part by part and perform adding and shifting. The bit 0 is always 0 so we can ignore it. The bit 1..4 is at bit 8..11 of the instruction, so can be retrieved by masking the 8..11 bits with the MASK11\_8 and shift it 1 bit and add it to the binary value. The bit 5..10 is at bit 25..30 of the instruction, so can be retrieved by masking the 20..30 bit with the MASK30\_25 and shift it 5 bits and add it to the binary value. The bit 11 is at bit 7 of the instruction, so can be retrieved by masking the 17<sup>th</sup> bits with the MASK7 and shift it 11 bits and add it to the binary value. The bit 12 is at bit 31 of the instruction, so can be retrieved by masking the 31<sup>st</sup> bits with the MASK31 and shift it 12 bits and add it to the binary value.

Then we need to test the conditions based on CURRENT\_LATCHES.REGS[rs1] and CURRENT\_LATCHES.REGS[rs2]. If the condition is met, we need to jump, so we should update NEXT\_LATCHES.PC to the sum of CURRENT\_LATCHES.PC and the immediate value sign extended to 32 bits (similar to I-type instructions, the immediate could also be negative). So that the next instruction will be the place to branch to.

#### (j) Load

This includes handle\_lb, handle\_lh, handle\_lw. In these functions we have to decode rd, rs1, calculate immediate value, and update rd by the value retrieved from memory.

The rd can be decoded by first retrieving the 7..11 bits using MASK11\_7. rs1 can be decoded by first retrieving the 15..19 bits using MASK19\_15.

The immediate value is 12 bits so can be retrieve by masking the 20..31 bits with the MASK31\_20. Since it is signed value and we need to extend the 12 bits into 32 bits, we have to use the sext() function to perform sign extend.

To retrieve the value from memory, we need to access the MEMORY array. For different instructions, we might need to access MEMORY with different offsets.

Here I take Iw as an example since it needs to access biggest amount of memory and all other instructions memory access is included in Iw. To access the  $n^{th}$  (n is 0, 1, 2, 3) byte starting from the given address calculated by sext(imm12, 12) + CURRENT\_LATCHES.REGS[rs1], we can use MEMORY[sext(imm12, 12) + CURRENT\_LATCHES.REGS[rs1] + n] to get the

value. Then we need to left shift it n\*8 bits to its corresponding position and add it to the NEXT\_LATCHES.REGS[rd].

#### (k) Store

This include handle\_sb, handle\_sh, handle\_sw. In these functions we have to decode rs1, rs2, calculate immediate value, and store the value to memory. The rs1 can be decoded by first retrieving the 15..19 bits using MASK19\_15, rs2 can be decoded by first retrieving the 20..24 bits using MASK24\_20.

The immediate value is 12 bits but it is separated to 2 parts, so we have to retrieve it part by part and perform adding and shifting. The bit 0..4 is at bit 7..11 of the instruction, so can be retrieved by masking the 7..11 bits with the MASK11\_7. The bit 5..11 is at bit 25..31 of the instruction, so can be retrieved by masking the 25..31 bits with the MASK31\_25 and shift it 5 bit and add it to the binary value. Finally a sign extension is applied.

To store the value to memory, we need to access the MEMORY array. For different instructions, we might need to access MEMORY with different offsets.

Here I take sw as an example since it needs to access the biggest amount of memory and all other instructions memory access is included in sw. To access the n<sup>th</sup> (n is 0, 1, 2, 3) byte starting from the given address calculated by sext(imm12, 12) + CURRENT\_LATCHES.REGS[rs1], we can write each bytes of the value to MEMORY[sext(imm12, 12) + CURRENT\_LATCHES.REGS[rs1] + n]. The byte 1, 2, 3, 4 of the immediate is gotten by MASK7\_0, MASK15\_8, MASK23\_16 and MASK31\_24 of the value CURRENT\_LATCHES.REGS[rs2].

The code is shown in the main code section.

#### 5. My mistakes

During coding, I made some mistakes and I think it is worthwhile to be recorded in the lab report.

(a) The memory access is by bytes.

At first when I was performing at first wasn't by bytes, but is just assigning or retrieving the whole 32 bits of the memory altogether using a MEMORY[sext(imm12, 12) + CURRENT\_LATCHES.REGS[rs1]]. I have bebugged for a long time. I think the reason to make this mistake is that I haven't read the code entirely and didn't notice that memory array is of type unsigned char which is 8 bits.

#### (b) PC update

To update the next PC, for example in jal, I initially just updated it on CURRENT\_LATCHES.PC, ie. CURRENT\_LATCHES.PC += sext(imm21, 21). Then executing the isa.bin, the program goes to a infinite loop. Then I found that this is because we should update it on the next PC, ie. NEXT\_LATCHES.PC = CURRENT\_LATCHES.PC + sext(imm21, 21). This is because in the implementation, before the instruction is handled, the NEXT\_LATCHES.PC is already updated to CURRENT\_LATCHES.PC+4 and will

no longer update if no special branch. So updating CURRENT\_LATCHES.PC is of no use. This can be understood with the 5 stages of instructions: pc+4 is done in the instruction fetch stage, which is before, EXE and WB.

## 6. Main code:

(a) Handle\_instruction

```
(0x0C << 2) + 0x03:
switch(runct3) {
    case 0:
    if (0x5x1_25(cur_inst) == 0)
        handle_add(cur_inst);
    else
        handle_sub(cur_inst);
    break;
    case 1:
                          preak,
1:
handle_sll(cur_inst);
                hreak:
handle_xor(cur_inst);
break:
                     break;
ie 5:
if (MASK31_25(cur_inst) -- 0)
    handle_srl(cur_inst);
else
    handle_sra(cur_inst);
break;
ie 6:
    handle_or(cur_inst);
break;
```

(b) Hande\_xxx

```
id handle_agdi(unsigned int cur_inst) {
   unsigned int rd = NMSXI1_7(cur_inst), rs1 = NMSXI9_15(cur_inst);
   int imid2 = exct(NMSXI2_20(cur_inst), 22);
   NEXT_ATCRES.REGS[rd] = CURRENT_LATCRES.REGS[rs1] + imml2;
                       i handle_ori(unsigned int cur_inst) {
IN BASE SERVICES AND THE CONTROL OF THE CONTROL OF
```

```
vois Names_PSI(voisples in to__init)

**Loo_2_inition_protect done

**Loo_2_inition_protect done

**Loo_2_inition_protect done

**Loo_2_inition_protect done

**Loo_2_inition_protect

**Loo_2_initi
                 A bandle_re(unsigned int car_lent) (

| Lab2; Buill-powert done
| Lab2
             d handle_sal(msigned int com_inst) (

""Lub2-2 assignment done
""mann("table 2 assignment done
"""mann("table 2 assignment done
"""mann("table 2 assignment d
        | heads_be(output for cw_lest) {
| workput in rai = MOSID_Si(cw_lest) | // rsi, rs2 |
| workput int rai = MOSID_Si(cw_lest) | // rsi, rs2 |
| tot lest = MOSID_Si(cw_lest) | < 12) + \
| (MOSICw_lest) | < 12) + \
| (MOSICw_lest) | < 3) + \
| (MOSID_Si(cw_lest) | < 3) + \
| (MOSID_Si(cw_lest) | < 3) + \
| // ism
```

```
int byte1 = MASK7_0(CURRENT_LATCHES.REGS[rs2]);
int byte2 = MASK15_8(CURRENT_LATCHES.REGS[rs2]);
```

## 7. Console results

#### (a) Make:

```
| Company | Locumetric Company | Com
```

There are some warnings but it turns out to be some version issues and is about the unsafe use of some string manipulation functions, so we can ignore it in this assignment.

(b) Isa.bin

```
Drive - The Chinese University of Hong Kong/CUHK/y2s2/CENG3420/lab2/lab2-2/code$
./sim benchmarks/isa.bin
[INFO]: Welcome to the RISCV LC Simulator
[INFO]: read 136 words (544 bytes) from program into memory.
RISCV LC SIM > g
[INFO]: simulating...
 [INFO]: cur_inst = 0x00000537
 [INFO]: cur_inst = 0x08050513
[INFO]: cur_inst = 0x00052503
 [INFO]: cur_inst = 0x00054263
[INFO]: cur_inst = 0x00d50893
[INFO]: cur_inst = 0xff105ee3
 [INFO]: cur_inst = 0x00000537
[INFO]: cur_inst = 0x08050513
[INFO]: cur_inst = 0x00150583
 [INFO]: cur_inst = 0x7ff5c613
[INFO]: cur_inst = 0x00052503
[INFO]: cur_inst = 0x00a606b3
 [INFO]: cur_inst = 0x00a60733
[INFO]: cur_inst = 0xfff88793
[INFO]: cur_inst = 0x00c0006f
 [INFO]: cur_inst = 0xff9ff06f
[INFO]: cur_inst = 0x00c000ef
[INFO]: cur_inst = 0x40a88833
 [INFO]: cur_inst = 0x000088067
[INFO]: cur_inst = 0x0100006f
[INFO]: cur_inst = 0x00381893
 [INFO]: cur_inst = 0x0028d693
[INFO]: cur_inst = 0x40d006b3
[INFO]: cur_inst = 0x4026d713
 [INFO]:
               cur_inst = 0x00f6c693
 [INFO]: cur_inst = 0x40d006b3
[INFO]: cur_inst = 0x000004b7
 [INFO]:
                cur_inst = 0x08448493
 [INFO]: cur_inst = 0x00d48423
[INFO]: cur_inst = 0x00e6c6b3
 [INFO]: cur_inst = 0x00d4a823
[INFO]: cur_inst = 0x0000707f
[INFO]: RISCV LC is halted.
RISCV LC SIM > rd
current register/bus values:
instruction count: 32
                               : 0x00400000
registers:
               [x0]:
[x1]:
[x2]:
[x3]:
[x4]:
[x5]:
[x6]:
[x7]:
[x8]:
[x9]:
                             0×00000000
ra
sp
                             0x00000040
                             0x00000000
0x00000000
gp
tp
t0
                             0x00000000
0x00000000
t1
t2
                             0x00000000
0x00000000
fp/s0
s1
                             0x0000007c
                             0x00000076
0x000000084
0xfffffffe
               [x10]: 0xfffffffe
[x11]: 0xffffffff
a0
a3 [x13]: 0xffffffee
              [x14]:
[x15]:
[x16]:
[x17]:
[x18]:
                            0x00000000a
0x00000000d
a5
a6
a7
s2
                             0x00000068
0x00000000
s3
s4
s5
              [x19]:
[x20]:
[x21]:
[x22]:
                            0x00000000
0x00000000
0x00000000
s6
s7
s8
s9
                             0x00000000
                             0x00000000
               [x23]:
               [x24]:
[x25]:
                             0×00000000
0×00000000
s10
s11
               [x26]:
[x27]:
                             0×00000000
0×00000000
               [x28]:
[x29]:
t3
t4
t5
t6
                             0x00000000
0x00000000
               [x30]:
[x31]:
                             0×00000000
RISCV LC SIM > mdump 0x84 0x94
memory content [0x00000084..0x00000094]:
   0x00000084 (132): 0xfffffff7
0x00000088 (136): 0x00000000
0x0000008c (140): 0x00000017
0x00000000 (144): 0x00000001
  0x00000094 (148) : 0xffffffee
```

## (c) Count10

```
(base) leosunix@Leo:/mnt/d/OneDrive/OneDr
[INFO]: Welcome to the RISCV LC Simulator
                                     [INFO]: read 36 words (144 bytes) from program into memory
                                  [INFO]: simulating..
                                  RISCV LC SIM > rd
                                     current register/bus values:
tp/s
a01 a2 a3 a45 a67 s5 s5 s5 s5 s11 t5 t6
                                                                                                                                [x9]:
[x9]:
[x19]:
[x11]:
[x12]:
[x13]:
[x14]:
[x15]:
[x16]:
[x17]:
[x18]:
[x20]:
[x20
```

## (d) Swap

# (e) Add4



# Reference:

TextBook -Computer Organization and Design\_ The Hardware Software Interface [RISC-V Edition]

opcodes-rv32i reference document

risc-v-asm-manual.pdf

riscv-spec-20191213.pdf