A Level Computer Science

# DESIGNING & MAKING THE SOFTWARE SUITE

for a proprietary machine code specification.

# Contents

| 1                    | Ana                                | alysis                                       | <b>2</b> |  |  |  |  |  |  |  |  |  |  |  |
|----------------------|------------------------------------|----------------------------------------------|----------|--|--|--|--|--|--|--|--|--|--|--|
|                      | 1.1                                | Problem Defenition                           | 2        |  |  |  |  |  |  |  |  |  |  |  |
|                      | 1.2 Background to the Problem Area |                                              |          |  |  |  |  |  |  |  |  |  |  |  |
|                      |                                    | 1.2.1 Instruction Set Architecture           | 2        |  |  |  |  |  |  |  |  |  |  |  |
|                      |                                    | 1.2.2 Emulator                               | 3        |  |  |  |  |  |  |  |  |  |  |  |
|                      |                                    | 1.2.3 Assembler                              | 3        |  |  |  |  |  |  |  |  |  |  |  |
|                      |                                    | 1.2.4 Compiler                               | 3        |  |  |  |  |  |  |  |  |  |  |  |
|                      | 1.3                                | Existing Systems                             | 5        |  |  |  |  |  |  |  |  |  |  |  |
|                      |                                    | 1.3.1 University of Washington MIPS Computer | 5        |  |  |  |  |  |  |  |  |  |  |  |
|                      |                                    | 1.3.2 The Hack Computer                      | 7        |  |  |  |  |  |  |  |  |  |  |  |
|                      |                                    | 1.3.3 Monkey                                 | 10       |  |  |  |  |  |  |  |  |  |  |  |
|                      |                                    | 1.3.4 Jack                                   | 11       |  |  |  |  |  |  |  |  |  |  |  |
|                      | 1.4                                | Client Proposal                              | 14       |  |  |  |  |  |  |  |  |  |  |  |
|                      |                                    | 1.4.1 Client Interview                       | 14       |  |  |  |  |  |  |  |  |  |  |  |
|                      | 1.5                                | Objectives                                   | 14       |  |  |  |  |  |  |  |  |  |  |  |
| 2                    | Des                                | sign                                         | 14       |  |  |  |  |  |  |  |  |  |  |  |
| 3 Technical Solution |                                    |                                              |          |  |  |  |  |  |  |  |  |  |  |  |
| 4                    | Testing                            |                                              |          |  |  |  |  |  |  |  |  |  |  |  |
| 5                    | Eva                                | duation                                      | 14       |  |  |  |  |  |  |  |  |  |  |  |

# 1 Analysis

## 1.1 Problem Defenition

The goal of this project is to design the hardware specification for a custom 16-bit single cycle CPU, and develop the suite of tools required to simulate such a processor, including an Emulator (1.2.2), Assembler (1.2.3), and Compiler (1.2.4). The project will detail the abstract design of the computer's Instruction Set Architecture (ISA) (1.2.1) and its implementation in hardware, considering the internal registers, system clock, main memory, and fetch execute cycle.

The project will compose three primary parts, an emulator capable of loading machine code 'catridges' and simulating the hardware, memory, peripherals and registers detailed by the ISA in order to execute programs with correct clock timing and behaviour. An assembler to translate programs written in an assembly specification into binary machine code (the assembler will handle higher level conveniences such as relative addressing through labels). And finally a compiler - to translate a higher level programming language into machine code. This will require compiler optimisations with relation to the produced object code; complex data structures such as arrays, objects and strings; conditional and interative expressions; and functions and procedures. The suite required to simulate such a computer should be capeable of writing and compiling complex programs such as pong or tetris, and emulating them with hardware correct timings - dealing with peripherals such as a keyboard or speaker.

# 1.2 Background to the Problem Area

This project will explore lower level systems software and look in detail at the fundemental architecture of modern computing systems and how they are designed from the ground up.

#### 1.2.1 Instruction Set Architecture

The ISA acts as an interface between the hardware and software of a computing system, and contains crucial information regarding the capabilities of a processor, including: a functional defenition of storage locations (e.g. registers and memories) as well as a description of all instructions and operations supported.

An ISA can be classified according to its architectural comlpexity into a Complex Instruction Set Computer (CISC), or a Reduced Instruction Set Computer (RISC). A CISC processor implements a wide variety of specialized instructions in hardware (e.g. floating point arithmetic or transferring multiple registers to or from the stack), minimising the number of instructions per program at the cost of a more complex design, higher power consumption and slower execution as each instruction requires more processor cycles to complete. Joshi (2024) Thus optimisations in performance occur on the hardware level. This is historically the most common branch of processor and often results in processors with large instruction sets, for example the Intel x86's 1503 defined instructions Giesen (2016). A RISC processor however aims to simplify hardware using an instruction set consisting of a few basic instructions to load, evaluate and store data - instead placing optimisations on the software side unlike a CISC processor. This has the side effect of increased memory usage required to store additional instructions needed to perform complex tasks.

#### 1.2.2 Emulator

An emulator is a software program that allows one computer to imitate another - and by simulating the hardware of the other – execute machine code programs written for a processor other than itself. Emulators tend to consist of three modules, a CPU emulator, memory subsystem module, and I/O device emulators RetroReversing (2022). The simplest form of CPU emulator is an interpreter - wherein the emulator steps sequentially through each machine code instruction, and carries out the fetch-decode-execute cycle for each, modifying the internal state of the simulated processor in the same manner as the instruction would affect the physical hardware - this can be achieved by representing internal flags and registers as variables. The Memory Subsystem can be implemented as a one dimensional array of bytes - with features such as memory mapped I/O implemented by associating regions of memory to peripherals and subsystems, e.g. Video Random Access Memory (VRAM), the stack, and the heap.

#### 1.2.3 Assembler

An assembler is a program that translates assembly language (a low level programming language that uses mneumonics to directly represent machine code instructions) into object code that can be executed by the processor. There are 2 types of assembler design, single-pass and multi-pass Toppr (2019). A single-pass assembler scans the source code only once to translate it into machine code, and outputs the result directly. This is a simpler type of assembler, and is more efficient with regard to translation speed. However, it requires all symbols used within the program (variables, labels, etc...) to be declared before they are used - else the program will crash.

A multi-pass assembler however scans the source code multiple times, on the first pass defining a symbol table and opcode table Toppr (2019), processes pseudo instructions (compound macro instructions that are substituted during assembly with a list of fundemental instructions), and maintaining a location counter to store the memory address of each instruction as it would be compiled.

There are also certain higher level abstractions a high-level assembler can translate such as IF/THEN/ELSE/WHILE statements and certain higher level data types – however this results in a complex assembler and lengthy compilation times - as well as a blurred line between the role of high level and low level languages.

#### 1.2.4 Compiler

A compiler is a program that translates high level program source code into a set of machine language instructions. Some compilers translate source code into an intermediate assembly language before using an assembler to produce the machine code instructions, whereas others compile into machine code directly. The typical pipeline to any compiler is depicted in fig. 1a Ball (2020).

The ASCII source code is tokenised by the lexer, and transformed into an Abstract Syntax Tree (AST) by the Parser. The AST is a means of breaking down the program, its statements, and order of operations into a tree representation that is easier to be processed and traversed by an algorithm. The AST representing expression  $(\frac{7+2\times3}{2})$  depicted





(a) Compiler Pipeline

(b) Abstract Syntax Tree

in fig. 1b. The optimizer may convert the AST into an Internal Representation (IR) (be that binary, textual, or another syntax tree) that may lend itself better to optimisations and translation into the target language than the AST. From this new IR, optimisations may include eliminating dead code, precalculating simple arithmetic, and numerous other optimisations Ball (2020). Finally, the code generator generates the optimised code in the target language (compilation) and is stored as a file on the user's computer.

#### 1.2.4.1 Lexer

The lexer steps through the ASCII source code character by character and builds up tokens representing the basic elements of programs such as a String, Integer, Identifier, Operation. For example the program: print("Result: ", (answer+1)/2) would be tokenised as:

This process of tokenising the program string into a series of objects makes it easier to parse into an AST and for the parser to step through by element rather than character.

#### 1.2.4.2 Parser

The process of converting the list of tokens representing the program generated by the Lexer into a tree representation (AST) that reflects the order of operations and sequence of statements is called Parsing. And is carried out by a Parser. A common algorithm used for parsing programs is a Pratt parser due to its concise nature and extensibility.

#### 1.2.4.3 Optimization & Code Generation

Code generation is the process of converting the AST generated from the Parser into an intermediate language which itself can be compiled down to an executable or interpreted by a virtual machine. For my NEA, the compiler will first compile down into assembly language

- which will then be assembled into the executable machine code - simplifying compilation through the available higher level functionality such as labels and offsets. Each higher level statement typically templates onto a standard sequence of machine code instructions, for example a program to add 2 numbers:

```
1 let a = 9;
2 let b = 5;
3 let c = a + b;
```

May compile down into the following assembly language:

Compilations such as these involve the mapping of a potentially infinite number of variables to a discrete number of regiseters and this can be performed using such algorithms as the Linear Scan or Chatins' algorithm Geeks (2020) that take into account variable lifetimes and interactions. Offsets required for branch instructions that may be used in iterative or selective statements can be calculated by counting the number of instructions compiled up to the point of a particular statement (e.g. the number of machine code instructions up the the condition of a while loop) and this can be used as either an absolute or relative offset depending on the capabilities of the assembler.

## 1.3 Existing Systems

## 1.3.1 University of Washington MIPS Computer

The following system is a 16 bit MISC (Minimal Instruction Set Computer) processor designed by the University of Washington for a series of lectures as part of their computer science course Washington (2018), and I will discuss its ISA and machine code encoding - to aid my design of an appropriate and efficient computer architecture. A MISC processor is a subclass of the RISC processor and involves minimising the number of instructions implemented in hardware, resulting in far simpler hardware designs - where a RISC processor may have 30-70 instructions, a MISC processor may have merely 10-20 consisting of arithmetic, branching, loading and storing instructions. Engineering (2015).

A MIPS (Microprocessor without Interlocked Pipelined Stages) processor such as this does not overlap the execution of several instructions (pipelining), thus neglecting the potential performance gains in favor of a simpler architecture. This processor is a single-cycle implementation meaning all instructions take exactly one cycle to complete, this is achieved using a Harvard architecture in place of Von Neuman wherein instructions are stored in a seperate Read Only Memory (ROM) to data, thus both can be fetched within the same processor cycle.

The processor supports the following instructions:

- 1. Arithmetic add, sub, and, or, slt (set if less than)
- 2. Data Transfer lw (load word), sw (store word)
- 3. Control beg (branch if equal to)

Register-to-Register arithmetic instructions use the R-type encoding for their machine code representation, where op is the opcode of the instruction with func representing the particular arithmetic operation. rs, rt, and rd are the source and destination registers. This computer operates on an ALU with a 3 bit control signal supporting 5 operations that directly correspond to the func portion of an R type instructions binary encoding.



The I type encoding is the second means for which instructions can be represented, and includes the data transfer and control instructions lw, sw, and beq specified above. address is a signed 16 bit constant. rt is the destination for lw and source for beq and sw. rs is the base register for the lw and sw instructions (added to the sign extended constant address to get a data memory address) Washington (2018). In this processor design, for a beq instruction, the address field specifies not a memory address, rather a signed offset from which to jump from the current PC position when executing the branch instruction.



Below is the full datapath specification for the computer, with the Instruction Memory (ROM) on the left, connected to the PC in order to address instructions. Those instructions are in turn passed through the control unit and decoded, with the opcode specifying whether an I or R type instruction is being processed and accordingly what hardware should be used to interpret and execute the instruction. This dictates the calculation (if any) that is to be performed in the ALU - the output of which is stored in a seperate data memory.

Since instructions are stored in a seperate ROM, the address of the first instruction will always begin at 0 - this simplifies the calculation of offsets and labels in the assembler – since the assumption that the first instruction begins at address 0 will always hold true. However, branch instructions are handled unusually in this computer - instead of specifying the jump address, the signed offset from the current instruction is specified instead. This has the effect of making compilation easier as branch addresses do not need to be calculated by the assembler, however renders specific jumps to memory addresses (such as the location of an interrupt service routine or bootloader) difficult.



The architecture described above has some notable advantages, firstly, its Harvard architecture allows the processor to operate each instruction in a single cycle – both improving performance and simplifying the design of the emulator as microinstruction cycles do not need to be simulated to accurately simulate the hardware. Secondly, by dividing the computer architecture into 2 distinct I and R type instructions, you can reduce redundant information – and thus the bits required to store machine code instructions and programs.

However, this simple architecture results in many inconveniences when writing assembly code - due to the limited instruction set, simple tasks take comparatively more instructions meaning programs are longer and more tedious to write - as well utilising more memory due to the limited number of specialized instructions who's functionality must be implemented using handwritten subroutines such as binary shifts, stack operations, or interrupt handling.

The takeaways of this system for my project include:

- The encoding of instructions into meaningful machine code that directly relates to the hardware of the computer - for instance R type opcodes representing the control bits of the ALU, this makes decoding instructions more efficient - especially when implemented in hardware.
- 2. Secondly, the behaviour of hardware (registers, memories, flags) and the relationships between components during a single-cycle Harvard fetch-execute cycle that will have to be simulated when designing an emulator.
- 3. I will also expand the instruction set further than the MISC specification used in this processor to include other common instructions, and keep the memory-register seperation wherin operations are performed on register values, with 2 instructions lw, sw used for reading and writing to memory.
- 4. I will also change the branch instruction to operate on absolute addresses rather than signed offsets.

#### 1.3.2 The Hack Computer

The Hack computer is a theoretical 16 bit computer designed by Noam Nisan and Shimon Schocken and described in their book The Elements of Modern Computing Systems Noam Nissan (2020), I will analyse its method of encoding assembly instructions into machine code - as well as the syntax of its assembly language to inform my assembler design and machine code specification. The Hack computer contains 2 16-bit registers labelled A and D, the D (data) register is a general purpose register that always acts as 1 of the 2 inputs to the ALU. Wheras the A (address) register has 2 functions: a second signed integer value for ALU operations, and a target address in instruction memory or data memory addressing. The pseudo-M (memory) register is not implemented in hardware - rather refers to the word in RAM addressed by the A register and therefore can be used to directly interract and perform calculations with memory.

```
A type: Oaaaaaaaaaaaaaaa C type: 111acccccdddjjj
```

Hack takes a unique aproach to ISA design through its address instructions (A-type) and computational instructions (C-type). The first bit of any machine code instruction determines its type. For an A instruction - the latter 15 bits store the data (or address) as which to set the A register (a).

For a C-type instruction the the first 2 bits of the 15 bit operand remain unused and set to 1 by standard, this is followed by the 1 bit addressing mode (a) which determines whether A or M is used as the ALU's second input. Then, the computation specification (c) composes the next 5 bits, and dictate which operation the ALU will perform, directly mapping to the ALU's control bits Noam Nissan (2020). Following, the 3 bit destination specifier (d) in turn relate to the 3 'registers' A, D, and M. Should their corresponding bit be set the ALU output will be stored in the A, D or M registers (potentially multiple). The final 3 bits describe the jump condition - each Hack C type instruction is terminated by a branch (which can be left blank). They relate to the Less Than, Equal to, or Greater Than conditions respectively, and a combination can be used to form all conditionals.

| A-instruction:        | Symbolic: @xxx                                       |        |          |   |   |   |     |      | (xxx is a decimal value ranging from 0 to 32767, or a symbol bound to such a decimal value)   |                                          |    |    |                                                             |  |
|-----------------------|------------------------------------------------------|--------|----------|---|---|---|-----|------|-----------------------------------------------------------------------------------------------|------------------------------------------|----|----|-------------------------------------------------------------|--|
|                       | Binary: 0 vvvvvvvvvvvvvvv                            |        |          |   |   |   |     | vvvi | (v)                                                                                           | $(vv \dots v = 15$ -bit value of $xxx$ ) |    |    |                                                             |  |
| <u>C-instruction:</u> | Symbolic: dest = comp; jump  Binary: 111acccccdddjij |        |          |   |   |   |     |      | (comp is mandatory.  If dest is empty, the = is omitted;  If jump is empty, the ; is omitted) |                                          |    |    |                                                             |  |
|                       |                                                      |        |          |   |   |   |     |      | .1                                                                                            | .1                                       | .1 | .1 | DCCtti                                                      |  |
|                       |                                                      | mp     | <i>c</i> | С | C | C | c c | _    | dest                                                                                          | d                                        | d  | _  | Effect: store <i>comp</i> in:                               |  |
|                       | 0                                                    |        | 1        | 0 | 1 | 0 | 1 0 |      | null                                                                                          | 0                                        | 0  | 0  | the value is not stored                                     |  |
|                       | 1                                                    |        | 1        | 1 | 1 | 1 | 1 1 |      | М                                                                                             | 0                                        | 0  | 1  | RAM[A]                                                      |  |
|                       | -1                                                   |        | 1        | 1 | 1 | 0 | 1 0 |      | D                                                                                             | 0                                        | 1  | 0  | D register (reg)                                            |  |
|                       | D                                                    |        | 0        | 0 | 1 | 1 | 0 0 |      | DM                                                                                            | 0                                        | 1  | 1  | D reg and RAM[A]                                            |  |
|                       | A                                                    | M      | 1        | 1 | 0 | 0 | 0 0 |      | A                                                                                             | 1                                        | 0  | 0  | Areg                                                        |  |
|                       | !D                                                   |        | 0        | 0 | 1 | 1 | 0 1 |      | AM                                                                                            | 1                                        | 0  | 1  | A reg and RAM[A]                                            |  |
|                       | !A                                                   | !M     | 1        | 1 | 0 | 0 | 0 1 |      | AD                                                                                            | 1                                        | 1  | 0  | A reg and D reg                                             |  |
|                       | -D                                                   |        | 0        | 0 | 1 |   | 1 1 |      | ADM                                                                                           | 1                                        | 1  | 1  | A reg, D reg, and RAM[A]                                    |  |
|                       | -A                                                   | -M     | 1        | 1 | 0 |   | 1 1 |      | jump                                                                                          | j                                        | j  | j  | Effect:                                                     |  |
|                       | D+1<br>A+1                                           | M+1    | 0        | 1 | 1 | 1 | 1 1 |      | null                                                                                          | 0                                        | 0  | 0  | no jump                                                     |  |
|                       | D-1                                                  | M+1    | 1        | 1 | 0 | 1 | 1 0 |      | JGT                                                                                           | 0                                        | 0  | 1  | if comp > 0 jump                                            |  |
|                       | A-1                                                  | M-1    | 1        | 1 | T | T | 1 0 |      | JEQ                                                                                           | 1 0                                      | 1  | 0  | if $comp = 0$ jump                                          |  |
|                       | D+A                                                  | D+M    | 0        | 0 | 0 | 0 | 1 0 |      | JGE                                                                                           | 0                                        | 1  | 1  | if $comp \ge 0$ jump                                        |  |
|                       | D-A                                                  | D-M    | 9        | 1 | 0 | _ | 1 1 |      | JLT                                                                                           | 1                                        | 0  | 0  | if comp < 0 jump                                            |  |
|                       | A-D                                                  | M-D    | 0        | 0 | 0 | 1 |     |      | JNE                                                                                           | 1                                        | 0  | 1  | if $comp \neq 0$ jump                                       |  |
|                       | D&A                                                  | D&M    | 0        | 0 | 0 |   | 0 0 |      | JLE                                                                                           | 1                                        | 1  | 0  | $if comp \neq 0 \text{ jump}$ $if comp \leq 0 \text{ jump}$ |  |
|                       | DIA                                                  | DIM    | 0        | 1 | 0 |   | 0 1 |      | JMP                                                                                           | 1                                        | 1  | 1  | unconditional jump                                          |  |
|                       |                                                      |        | _        | _ | _ | _ |     |      | JMP                                                                                           | 1 1                                      |    |    | unconditional jump                                          |  |
|                       | a == 0                                               | u == 1 |          |   |   |   |     |      |                                                                                               |                                          |    |    | Ü                                                           |  |

This approach to ISA design being so fundementally related to the internal operations of the CPU comes with some advantages and disadvantages. Firstly, it is a very efficient design - allowing all essential operations to be carried out with a simple computer architecture. This simplicity makes it an ideal compilation target. However, Hack assembly can be unintuitive to write and understand - especially in relation to its Harvard architecture and thus simultaneous addressing of both instructions and data from ROM or RAM respectively. An example Hack assembly program might look as follows:

```
1
        i
          = 1
 2
    @i
 3
    M = 1
 4
 5
    (LOOP)
 6
         // if (i > 10) goto STOP
 7
         D = M
 8
 9
10
         @10
11
         D = D - A
12
13
         @STOP
14
         D; JGT
15
16
17
         @i
18
         M = M + 1
19
20
         // goto LOOP
21
         @LOOP
22
         0; JMP
    (STOP)
23
24
    @END
25
    O; JMP
```

Hack's approach to assembly is also worth considering, It uses parenthesis to specify labels (points in the code from which instructions can branch to without specifying a numeric offset). The '@' character is used to specify an A type instruction - however using an identifier as the operand is a high level assembler abstraction that at compile time replaces all occurrences of the identifier with a calculated memory address representing that variable. All C-type instructions are in the form <destination(s)> = (<destination> <operation> <destination>)? (; <br/>branch>)? where the branch expression components of the instruction are optional.

To compile this down into machine code (once labels have been replaced with offsets) - the A instruction is simply the 15 bit operand. The C instruction however is more involved. A lookup table is used to map the operations (+, -, /, \*, !, &) into 5 bit opcodes (with

the first bit of the 6 bit computation specified determined by whether the A or M registers are included in the operands). Then the bit corresponding to each destination specified will be set, and finally the conditional branch bits will be set depending on the mneumonic used, e.g. JGE would be replaced by 011. Together, the instruction D = D - A; JNE would be represented by the binary  $111 \ 010011 \ 010 \ 101$ .

From this case study, there are a number of takeaways:

- 1. Breakdown instructions into types capable of representing a family of assembly instructions - reducing the number of machine code instructions required to be implemented by the virtual machine.
- 2. Use a pseudo-register to represent the addressing behaviour of a Harvard architecture computer, simplifying operations involving memory access & compilation behaviour.
- 3. Represent branch conditionals through 3 bits reflecting <, =, > comparisons
- 4. Use one bit to represent each destination register allowing for a combination of destinations for a paricular instruction meaning separate instructions need not be created for storing data in memory or registers.

#### 1.3.3 Monkey

Monkey is the programming language described in Thorsten Ball's book Writing a Compiler in Go Ball (2020), I will be analysing the syntax of the language to inform my high-level language design. Monkey has a C-like syntax, variables, integers and booleans, arithmetic expressions, first class functions (functions that can be passed to other functions as parameters), strings, and arrays. Its syntax looks as follows:

```
1
   let fibonacci = fn(x) {
2
        if (x == 0) {
3
            0;
4
        } else {
            if (x == 1) {
5
6
                 1;
7
            } else {
                 fibonacci(x - 1) + fibonacci(x - 2);
8
9
            };
10
        };
   }
11
12
   let main = fn() {
13
        let numbers = [1, 2, 10, 50, 9*18];
14
15
        let index = 0;
16
        while (index < length(numbers)) {</pre>
17
18
            print(fibonacci(numbers[index]));
             index = index + 1;
19
20
        }
```

This approach to language syntax is convenient to program, in particular, by representing functions as variables it allows you to pass functions as parameters (first class functions) without additional logic, however functionality as such is difficult to implement in machine code - passing the address of the first instruction rather of the function than the function itself is a more practical solution for a compiled language. References and pointers are not present in Monkey, these permit complex functionality such as arrays and strings, whilst maintaining a simple compiler - however can lead to code that is difficult to understand and takes familiarity in the hardware to write. Monkey simply interprets these using Go's built in data structures thus doesn't have to worry about compiling them into binary - meaning specifying a data type is less important.

Monkey is a dynamically typed language - which means variable types are not checked and can result in runtime errors when attempting to add an integer to a string, or assign an integer to a float type variable. Using the let keyword to define a variable as above(unlike python) is vital for a compiled language - since additional functionality is required to allocate a memory address (or regiser) for that particular variable depending on its lifetime.

The takeaways from this system include:

- Using established programming language norms for defining variables, iterative statements and functions will make the programming language easier to learn due to transferable experience.
- 2. Designing a statically typed language would reduce program crashes and lead to a more robust compiler and programs.
- 3. Including references and pointers allow for the implementation of features such as arrays and strings whilst maintaining a concise and simple compiler.
- 4. I should consider defining variables with the 'let' keyword to tell the compiler it needs to insert additional logic calculating an appropriate memory address in which to store the variable, and store that address in a lookup table against its identifier.

# 1.3.4 Jack

Jack is the high level language defined in book The Elements of Modern Computing Systems Noam Nissan (2020) with a syntax similar to Java. I will analyse its syntax and how it is compiled into machine code to inform my design of a compiled language. Jack is an Object-Oriented statically typed language similar to Java that is compiled down into the Hack machine code specification. An example Jack program may look as follows Noam Nissan (2020):

```
class List {
    // declare the class attributes
    field int data;
    field List next;
```

```
6
        // define a constructor to initialise a List with
           \hookrightarrow attributes data and next
7
        constructor List new (int dataParam, List nextParam) {
8
            let data = dataParam;
9
            let next = nextParam;
10
            return this;
11
        }
12
13
        method int getData() { return data; }
        method List getNext() { return next; }
14
15
16
        method void print() {
17
            // declare a pointer to the first element of the list
18
            var List current;
19
            let current = this;
20
21
            // iterate through all the elements in the linked
                \hookrightarrow list
22
            while (~(current = null)) {
23
                 do Output.printInt(current.getData());
24
                 do Output.printChar(32) // space
25
                 let current = current.getNext();
            }
26
27
28
            return;
29
        }
30
   }
```

Above is the example program to define a linked list in Jack as provided in the book, and shows the similarities and differences to other popular languages. Jack has program structure very similar to that of Java, or C# - relying on a series of classes containing program logic which can be invoked using the do keword. Jack splits the functionality of certain keywords in typical programming languages into more specialized roles: for instance the field keyword used to define object attributes, the let keyword being used every time when assigning to variables, the method and constructor keywords typically under the umbrella of function, and the do keyword used to invoke methods. This can introduce a steeper learning curve when learning Jack and adds complexity.

However the reason for differentiating field variables and regular variables is due to their lifetimes. A copy of field variables needs to be maintained for each instance of a paritcular class - wheras other local variables can be freed from memory once their particular subroutine terminates and they are no longer used.

To compile selection statements in the Jack Compiler, the compiler generates a series of arbitrary labels e.g. (L1, L2) and places these after key points in the selective process in order to avoid offset calculating - a functionality that can be handled by the assembler. To compile the following:

```
1 if (b > 10) {
2    c = b;
3 } elif (b % 2 == 0) {
4   b = b + 1;
5 } else {
6   b = b - 1;
7 }
```

The compiler will insert labels before the first instruction of each branch, and insert any code for the unconditional 'else' block after the jump instructions for any conditions (elif, and then branches). This approach avoids calculating any offsets and thus only a single pass is required to compile this program.

```
1
   // if b > 10 goto .then
2
   ldi a, 10
3
   sub a, b, a
   bgt .then
4
5
6
   // elif b % 2 == 0 goto .elif
7
   ldi a, 2
8
   mod b, 2
9
   beq .elif
10
11
   // b = b - 1
12
   lda a, 1
13
   sub b, a
14
   goto end
15
16
   .then
17
        // c = b
18
        mov c, b
19
        goto end
20
    .elif
21
        // b = b + 1
22
        ldi a,
23
        add b, a
24
    .end
```

The advantages of the Jack programming language include its specific keywords that offer insight into the manner in which its features are implemented - removing some of the abstraction typical higher level languages offer. Another advantage is its type system, resulting in robust programs and reducing the edge cases a compiler would have to deal with. If an incorrect type was passed to a function or operation, an error would be thrown

at compile time and no such error could occur in the compiled machine code.

However, the disadvantages of the Jack language include its Object Oriented approach making compilation difficult. Attribute variables on different instances of classes will have different lifetimes and therefore freeeing the finite number of registers the computer offers to make space for newly declared variables becomes much harder a task. Secondly, Jack uses many unecessary keywords, for instance the do keyword functioning as an abstraction for calling a method and ignoring its return value, and the let keyword being required every time you assign a variable rather than for its declaration alone. This means declarations in Jack are required to be sepereate statements, increasing the volume of code required to perform the same task.

The takeaways from this language include:

- 1. Use a procedural approach to program structure rather than an object oriented one.
- 2. Limit the number of keywords used in the final source code to only those that offer useful insight into the purpose of statements in the program.
- 3. Use a simplified statically typed type system closer to that of Java or Go rather than Rust or C.
- 4. Compile selection and iterative statements using generated labels rather than calculated offsets.
- 1.3.5 Virtual Machine Example
- 1.4 Client Proposal
- 1.4.1 Client Interview
- 1.5 Objectives
- 2 Design
- 3 Technical Solution
- 4 Testing
- 5 Evaluation

# References

- Ball, Thorsten (2020). Writing a Compiler in Go. Thorsten Ball.
- Engineering, DAK (2015). *Minimal Instruction Set Processor* (F-4 MISC). URL: http://www.dakeng.com/misc.html. (accessed: 14.04.2024).
- Geeks, Geeks for (2020). Register Allocation Algorithms in Compiler Design. URL: https://www.geeksforgeeks.org/register-allocation-algorithms-in-compiler-design/. (accessed: 21.04.2024).
- Giesen, Fabian (2016). How many x86 instructions are there? URL: https://fgiesen.wordpress.com/2016/08/25/how-many-x86-instructions-are-there/. (accessed: 14.04.2024).
- Joshi, Vibha (2024). RISC and CISC in Computer Organization. URL: https://www.geeksforgeeks.org/computer-organization-risc-and-cisc/. (accessed: 14.04.2024).
- Noam Nissan, Shimon Schocken (2020). The Elements of Modern Computing Systems: Building a Modern Computer From First Principles. Massachusets Institute of Technology.
- RetroReversing (2022). How do Emulators work? A Deep-dive into emulator design. URL: https://www.retroreversing.com/how-emulators-work. (accessed: 14.04.2024).
- Toppr (2019). Assembler. URL: https://www.toppr.com/guides/computer-science/computer-fundamentals/system-software/assembler/. (accessed: 16.04.2024).
- Washington, University of (2018). A single-cycle MIPS processor. URL: https://courses.cs.washington.edu/courses/cse378/09wi/lectures/lec07.pdf. (accessed: 14.04.2024).