```
module part2(input [17:0]SW, output [17:0]LEDR, output [7:0]LEDG);
 1
 2
3
        wire [7:0] X, Y, M;
4
        wire s;
5
        assign X = SW[7:0];
7
        assign Y = SW[15:8];
8
        assign s = SW[17];
9
       assign LEDR[15:0] = SW[15:0];
10
        assign LEDR[17] = SW[17];
11
        assign LEDG[7:0] = M;
12
13
        mux2to1 call1(X[0], Y[0], s, M[0]);
        mux2to1 call2(X[1], Y[1], s, M[1]);
14
15
        mux2to1 call3(X[2], Y[2], s, M[2]);
16
        mux2to1 call4(X[3], Y[3], s, M[3]);
17
        mux2to1 call5(X[4], Y[4], s, M[4]);
18
        mux2to1 call6(X[5], Y[5], s, M[5]);
19
        mux2to1 call7(X[6], Y[6], s, M[6]);
20
        mux2to1 call8(X[7], Y[7], s, M[7]);
21
22
     endmodule
23
24
    module mux2to1(input x, y, s, output m);
25
26
        assign m = (\sim s \& (x | y)) | (s \& (x \& y));
27
28
     endmodule
```

