

#### CSCI-GA.3033-012

#### Graphics Processing Units (GPUs): Architecture and Programming

#### **Lecture 6: CUDA Memories**

Mohamed Zahran (aka Z) mzahran@cs.nyu.edu http://www.mzahran.com



## Let's Start With An Example

- G80 supports 86.4 GB/s of global memory access
- Single precision floating point = 4 bytes
- Then we cannot load more than 86.4/4 = 21.6 giga single precision data per second
- Theoretical peak performance of G80 is 367gigaglops!

#### Main Goals for This Lecture



- How to make the best use of the GPU memory system?
- How to deal with hardware limitation?







#### **Shared Memory**

- Extremely fast
- Highly parallel
- Restricted to a block
- Example: Fermi's shared/L1 is 1+TB/s aggregate



**Global Memory** 



| Variable Declaration                  | Memory   | Scope  | Lifetime    |
|---------------------------------------|----------|--------|-------------|
| Automatic variables other than arrays | Register | Thread | Kernel      |
| Automatic array variables             | Local    | Thread | Kernel      |
| device,shared, int<br>SharedVar;      | Shared   | Block  | Kernel      |
| device, int GlobalVar;                | Global   | Grid   | Application |
| device,constant, int ConstVar;        | Constant | Grid   | Application |

local memory

Does not physically exist. It is an abstraction to the local scope of a thread. Actually put in global memory by the compiler.

| Variable Declaration                  | Memory   | Scope  | Lifetime    |
|---------------------------------------|----------|--------|-------------|
| Automatic variables other than arrays | Register | Thread | Kernel      |
| Automatic array variables             | Local    | Thread | Kernel      |
| device,shared, int<br>SharedVar;      | Shared   | Block  | Kernel      |
| device, int GlobalVar;                | Global   | Grid   | Application |
| device,constant, int ConstVar;        | Constant | Grid   | Application |

The variable must be declared within the kernel function body; and will be available only within the kernel code.

| Variable Declaration                  | Memory   | Scope  | Lifetime                |
|---------------------------------------|----------|--------|-------------------------|
| Automatic variables other than arrays | Register | Thread | Kernel                  |
| Automatic array variables             | Local    | Thread | Kernel                  |
| device,shared, int<br>SharedVar;      | Shared   | Block  | Kernel                  |
| device, int GlobalVar;                | Global   | Grid   | Application             |
| device,constant, int ConstVar;        | Constant | Grid   | Application Application |

The variable must be declared outside of any function.

| Variable Declaration                  | Memory   | Scope  | Lifetime    |
|---------------------------------------|----------|--------|-------------|
| Automatic variables other than arrays | Register | Thread | Kernel      |
| Automatic array variables             | Local    | Thread | Kernel      |
| device,shared, int<br>SharedVar;      | Shared   | Block  | Kernel      |
| device, int GlobalVar;                | Global   | Grid   | Application |
| device,constant, int ConstVar;        | Constant | Grid   | Application |

- •Declaration of constant variables must be outside any function body.
- Currently total size of constant variables in an application is limited to 64KB.

#### Where to Declare Variables?



### Computation vs Memory Access

- Compute to global memory access (CGMA) ratio
- The number of FP calculations
   performed for each access to the global
   memory within a region in a CUDA
   program.

### Computation vs Memory Access

```
__global__ void MatrixMulKernel(float* Md, float* Nd, float* Pd, int Width)
// Calculate the row index of the Pd element and M
int Row = blockIdx.y*TILE_WIDTH + threadIdx.y;
// Calculate the column index of Pd and N
int Col = blockIdx.x*TILE_WIDTH + threadIdx.x;
float Pvalue = 0;
// each thread computes one element of the block sub-matrix
for (int k = 0 \cdot k \in Width: + k)
Pvalue += Md[Row*Width+k] * Nd[k*Width+Coll:
Pd[Row*Width+Coll = Pvalue:
                               2 memory accesses
                               1 FP multiplication
                               1 FP addition
                               so CGMA = 1
```

## Reducing Global Memory Traffic

- Global memory access is performance bottleneck.
- The lower CGMA the lower the performance
- Reducing global memory access enhances performance.
- A common strategy is tiling: partition the data into subsets called tiles, such that each tile fits into the shared memory.



Access order

| P <sub>0,0</sub>                               | P <sub>1,0</sub>                               | P <sub>0,1</sub>                    | P <sub>1,1</sub>                    |
|------------------------------------------------|------------------------------------------------|-------------------------------------|-------------------------------------|
| thread <sub>0,0</sub>                          | thread <sub>1,0</sub>                          | thread <sub>0,1</sub>               | thread <sub>1,1</sub>               |
| M <sub>0,0</sub> * N <sub>0,0</sub>            | M <sub>0,0</sub> * N <sub>1</sub>              | M <sub>0,1</sub> * N <sub>0,0</sub> | M <sub>0,1</sub> * N <sub>1</sub>   |
| M <sub>1</sub> <sub>0</sub> * N <sub>0,1</sub> | M <sub>1</sub> <sub>0</sub> * N <sub>1,1</sub> | M <sub>1,1</sub> * N <sub>0,1</sub> | M <sub>1,1</sub> * N <sub>1,1</sub> |
| M <sub>2,0</sub> * N <sub>0,2</sub>            | M <sub>2,0</sub> * N <sub>1,2</sub>            | M <sub>2,1</sub> * N <sub>0,2</sub> | M <sub>2,1</sub> * N <sub>1,2</sub> |
| M <sub>3,0</sub> * N <sub>0,3</sub>            | M <sub>3,0</sub> * N <sub>1,3</sub>            | M <sub>3,1</sub> * N <sub>0,3</sub> | M <sub>3,1</sub> * N <sub>1,3</sub> |

- The basic idea is to make threads that use common elements collaborate.
- Each thread can load different elements into the shared memory before calculations.
- These elements will be used by the thread that loaded them and other threads that share them.

|                  |                                                                                      |                                                     | <del></del> -                                                                                                   |                                                     |                                                     |                                                                                                                 |
|------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
|                  |                                                                                      | Phase 1                                             | 1                                                                                                               | F                                                   | hase 2                                              | 1                                                                                                               |
| T <sub>0,0</sub> | $\begin{array}{c} \mathbf{Md_{0,0}} \\ \downarrow \\ \mathbf{Mds_{0,0}} \end{array}$ | <b>Nd<sub>0,0</sub></b><br>↓<br>Nds <sub>0,0</sub>  | PValue <sub>0,0</sub> +=<br>Mds <sub>0,0</sub> *Nds <sub>0,0</sub> +<br>Mds <sub>1,0</sub> *Nds <sub>0,1</sub>  | <b>Md<sub>2,0</sub></b><br>↓<br>Mds <sub>0,0</sub>  | $Nd_{0,2}$ $\downarrow$ $Nds_{0,0}$                 | PValue <sub>0,0</sub> +=<br>Mds <sub>0,0</sub> *Nds <sub>0,0</sub> +<br>Mds <sub>1,0</sub> *Nds <sub>0,1</sub>  |
| T <sub>1,0</sub> | Md <sub>1,0</sub><br>↓<br>Mds <sub>1,0</sub>                                         | <b>Nd</b> <sub>1,0</sub> ↓ Nds <sub>1,0</sub>       | PValue <sub>1,0</sub> +=<br>Mds <sub>0,0</sub> *Nds <sub>1,0</sub> +<br>Mds <sub>1,0</sub> *Nds <sub>1,1</sub>  | <b>Md</b> <sub>3,0</sub><br>↓<br>Mds <sub>1,0</sub> | <b>Nd</b> <sub>1,2</sub><br>↓<br>Nds <sub>1,0</sub> | PValue <sub>1,0</sub> +=<br>Mds <sub>0,0</sub> *Nds <sub>1,0</sub> +<br>Mds <sub>1,0</sub> *Nds <sub>1,1</sub>  |
| T <sub>0,1</sub> | $Md_{0,1}$ $\downarrow$ $Mds_{0,1}$                                                  | $Nd_{0,1}$ $\downarrow$ $Nds_{0,1}$                 | PdValue <sub>0,1</sub> +=<br>Mds <sub>0,1</sub> *Nds <sub>0,0</sub> +<br>Mds <sub>1,1</sub> *Nds <sub>0,1</sub> | <b>Md<sub>2,1</sub></b><br>↓<br>Mds <sub>0,1</sub>  | <b>Nd<sub>0,3</sub></b><br>↓<br>Nds <sub>0,1</sub>  | PdValue <sub>0,1</sub> +=<br>Mds <sub>0,1</sub> *Nds <sub>0,0</sub> +<br>Mds <sub>1,1</sub> *Nds <sub>0,1</sub> |
| T <sub>1,1</sub> | <b>Md</b> <sub>1,1</sub><br>↓<br>Mds <sub>1,1</sub>                                  | <b>Nd</b> <sub>1,1</sub><br>↓<br>Nds <sub>1,1</sub> | PdValue <sub>1,1</sub> +=<br>Mds <sub>0,1</sub> *Nds <sub>1,0</sub> +<br>Mds <sub>1,1</sub> *Nds <sub>1,1</sub> | <b>Md</b> <sub>3,1</sub><br>↓<br>Mds <sub>1,1</sub> | <b>Nd</b> <sub>1,3</sub><br>↓<br>Nds <sub>1,1</sub> | PdValue <sub>1,1</sub> +=<br>Mds <sub>0,1</sub> *Nds <sub>1,0</sub> +<br>Mds <sub>1,1</sub> *Nds <sub>1,1</sub> |

Time

- Potential reduction in global memory traffic in matrix multiplication example is proportional to the dimension of the blocks used.
  - With NxN blocks the potential reduction would be N
- If an input matrix is of dimension M and the tile size is TILE\_WIDTH, the dot product will be performed in M/TILE\_WIDTH phases.



```
__global__ void MatrixMulKernel(float* Md, float* Nd, float* Pd, int Width)
   __shared__float Mds[TILE_WIDTH][TILE_WIDTH];
   __shared__float Nds[TILE_WIDTH][TILE_WIDTH];

 int bx = blockIdx.x; int by = blockIdx.y;

   int tx = threadIdx.x: int ty = threadIdx.y:
// Identify the row and column of the Pd element to work on
5. int Row = by * TILE_WIDTH + ty:
int Col = bx * TILE_WIDTH + tx;
7. float Pvalue = 0:
// Loop over the Md and Nd tiles required to compute the Pd element
8. for (int m = 0: m < Width/TILE_WIDTH: ++m) {
// Collaborative loading of Md and Nd tiles into shared memory
     Mds[ty][tx] = Md[Row*Width + (m*TILE_WIDTH + tx)];
9.
      Nds[ty][tx] = Nd[(m*TILE_WIDTH + ty)*Width + Col];
10.
                                                                     The Phases
11.
     __syncthreads();
    for (int k = 0; k < TILE_WIDTH; ++k)
12.
13.
       Pvalue += Mds[ty][k] * Nds[k][tx];
     __syncthreads():
14.
15. Pd[Row*Width + Coll = Pvalue:
```

```
__global__ void MatrixMulKernel(float* Md, float* Nd, float* Pd, int Width)
   __shared__float Mds[TILE_WIDTH][TILE_WIDTH];
   __shared__float Nds[TILE_WIDTH][TILE_WIDTH];

 int bx = blockIdx.x; int by = blockIdx.y;

   int tx = threadIdx.x: int ty = threadIdx.y:
// Identify the row and column of the Pd element to work on
5. int Row = by * TILE_WIDTH + ty:
int Col = bx * TILE_WIDTH + tx;
7. float Pvalue = 0:
// Loop over the Md and Nd tiles required to compute the Pd element
8. for (int m = 0: m < Width/TILE_WIDTH: ++m) {
// Collaborative loading of Md and Nd tiles into shared memory
      Mds[ty][tx] = Md[Row*Width + (m*TILE_WIDTH + tx)]:
9.
10.
      Nds[ty][tx] = Nd[(m*TILE_WIDTH + ty)*Width + Col];
                                                            to be sure needed elements
     __syncthreads();
                                                            are loaded
12.
      for (int k = 0; k < TILE_WIDTH; ++k)
13.
        Pvalue += Mds[ty][k] * Nds[k][tx];
                                                             to be sure calculations are
14. syncthreads():
                                                             completed
15. Pd[Row*Width + Coll = Pvalue:
```

#### Exercise

Can we use shared memory to reduce global memory bandwidth for matrix addition?

# Do you Remember the G80 example?

- 86.4 GB/s global memory bandwidth
- In matrix multiplication if we use 16x16 tiles -> reduction in memory traffic by a factor of 16
- Global memory can now support  $[(86.4/4) \times 16] = 345.6$  gigaflops -> very close to the peak (367gigaglops).

# Memory As Limiting Factor to Parallelism

- Limited CUDA memory limits the number of threads that can execute simultaneously in SM for a given application
  - The more memory location each thread requires, the fewer the number of threads per SM

### Memory As Limiting Factor to Parallelism

- Example: Registers
  - G80 has 8K registers per SM -> 128K registers for entire processor.
  - G80 can accommodate up to 768 threads per SM
  - To fill this capacity each thread can use only 8K/768 = 10 registers.
  - If each thread uses 11 registers -> threads per SM are reduced -> per block granularity
  - e.g. if block contains 256 threads the number of threads will be reduced by 256 -> lowering the number of threads/SM from 768 to 512 (i.e. 1/3 reduction of threads!)

#### Memory As Limiting Factor to Parallelism

- Example: Shared memory
  - G80 has 16KB of shared memory per SM
  - SM accommodates up to 8 blocks
  - To reach this maximum each block must not exceed 16KB/8 = 2KB of memory.
  - e.g. if each block uses 5KB -> no more than
     3 blocks can be assigned to each SM

## GPU Compute Capability

- A way to express hardware resources in a standardized form
- Starts with compute 1.0
- Higher level compute capability defines a superset of features of those at lower levels

# GPU Compute Capability

#### Compute 1.0

| Features                                                     | Compute 1.0                                         |
|--------------------------------------------------------------|-----------------------------------------------------|
| Number of stream processors per SM                           | 8                                                   |
| Maximum number of threads per block                          | 512                                                 |
| Maximum grid dimension (x, y)                                | 65,535, 65,535                                      |
| Maximum block dimension (x, y, z)                            | 512, 512, 64                                        |
| Threads in a warp                                            | 32                                                  |
| Registers per SM                                             | 8192 (8 K)                                          |
| Shared memory per SM                                         | 16,384 (16 K)                                       |
| Banks in shared memory                                       | 16                                                  |
| Total constant memory                                        | 65,536 (64 K)                                       |
| Cache working set for constants per SM                       | 8192 (8 K)                                          |
| Local memory per thread                                      | 16,384 (16 K)                                       |
| Cache working set for texture per SM                         | 6 to 8 kB                                           |
| Maximum number of active blocks per SM                       | 8                                                   |
| Maximum active warps per SM                                  | 24                                                  |
| Maximum active threads per SM                                | 768                                                 |
| 1D texture bound to CUDA array-maximum width                 | 2 <sup>13</sup>                                     |
| 1D texture bound to linear memory-maximum width              | 2 <sup>27</sup>                                     |
| 2D texture bound to linear memory or CUDA array-             | 2 <sup>16</sup> , 2 <sup>15</sup>                   |
| maximum dimension (x, y)                                     |                                                     |
| 3D texture bound to a CUDA array—maximum dimension (x, y, z) | 2 <sup>11</sup> , 2 <sup>11</sup> , 2 <sup>11</sup> |
| Maximum kernel size                                          | 2 million microcode<br>instructions                 |

#### Conclusions

- Using memory effectively will likely require the redesign of the algorithm.
- The ability to reason about hardware limitations when developing an application is a key concept of computational thinking.
- We are done with chp 6.