# Concurrency in CUDA



# Table of content

- ☐ What is CUDA?
- ☐ Heterogeneous Computing
- □ CUDA Paradigm
- □ Threads Communication
- Dynamic Parallelism
- ☐ Final consideration





## What is CUDA?

## CUDA (Compute Unified Device Architecture)

**NVIDIA** 

- Parallel computing model
- GPU based
- Developed by Nvidia (proprietary)
- Available for many languages (CUDA C/C++, pyCUDA, CUDA Fortran, CUDA Matlab...)

#### CUDA c/C++

- Based on C/C++ standard
- NVCC compiler
- Small set of extensions to allow heterogeneous computing



## Heterogeneous Computing

#### **CPU vs GPU**

ALUControlCacheDRAM

#### **CPUs: Latency Oriented**

- Powerful ALU
- Large caches
- Sophisticated control:
  - Branch prediction
  - Data forwarding

Faster on <u>sequential</u> code



**Host:** CPU and its memory(host memory)

#### **GPUs: Throughput Oriented**

- Small caches
- Simple control
- Energy efficient ALU
- Require massive number of threads to tolerate latency

Faster on <u>parallel</u> code



**Device:** GPU and its memory(device memory)

## **Processing workFlow**





- Copy input data from CPU to GPU memory
- 2) Load GPU code and execute it, caching data on chip for performance
- Copy results from GPU memory to CPU memory

#### In the code

- → CudaMalloc(): Allocate memory on the device.
- → **CudaMemCpy()**: copy values from host to device(and viceversa).
- → **CudaFree()**: Frees memory that was previously allocated on the device.



## CUDA Paradigm

## **Threads Hierarchy**



## Kernel

- Functions or full programs.
- Executed in parallel.
- Define hierarchy of grids of thread blocks.
- Support a synchronization mechanism.
- Treads are identified by their thread index (threadIdx), block index (blockIdx).

#### Kernel in the code

- → Keyword \_\_global\_\_ in the function header.
- → kName<<<gridDim, blockDim>>>(params) to launch the kernel from the CPU.
- → cudaDeviceSynchronize() blocks the host until all previously launched CUDA tasks on the device have completed execution

global void kernelEx(params){...}
kernelEx<<<(3,2),(2,2)>>>(params);



## Example: array addition

```
#define N 1024 // Total number of elements in the array
#define THREADS PER BLOCK 256 // Number of threads per
#define BLOCKS 4 // Number of threads per block
 global void add(int *a, int *b, int *c, int n) {
  int index = threadIdx.x + blockIdx.x * blockDim.x:
  if (index < n) {
      c[index] = a[index] + b[index];
```

```
int main() {
  int h_a[N], h_b[N], h_c[N];
      h_a[i] = i;
      h_b[i] = i * 2;
  int *d_a, *d_b, *d_c;
  cudaMalloc((void **)&d_a, N * sizeof(int));
  cudaMalloc((void **)&d_b, N * sizeof(int));
  cudaMalloc((void **)&d_c, N * sizeof(int));
  cudaMemcpy(d_a, h_a, N * sizeof(int), cudaMemcpyHostToDevice);
  cudaMemcpy(d_b, h_b, N * sizeof(int), cudaMemcpyHostToDevice);
  add<<<BLOCKS, THREADS_PER_BLOCK>>>(d_a, d_b, d_c, N);
  cudaDeviceSynchronize();
  cudaMemcpy(h_c, d_c, N * sizeof(int), cudaMemcpyDeviceToHost);
  std::cout << "Result of vector addition:\n";</pre>
      std::cout << h_a[i] << " + " << h_b[i] << " = " << h_c[i] << "\n";
  cudaFree(d a):
  cudaFree(d_b);
  cudaFree(d_c);
  return 0;
```



# Threads communication

## **Communication and memory**

- Shared Memory: small amount of data
  - Only from threads of the same block
  - Use Streaming Multiprocessor(SM)
  - Space splitted equally among threads blocks → limited amount of memory

- Global Memory: for bigger amount data
  - Any thread
  - Slower
  - Synchronization can be an issue

#### Kernel Structure is <u>Crucial!</u>

#### **Communication in the code**

- → \_\_shared\_\_ to declare a variable in the shared memory.
- → \_\_device\_\_ to declare a variable in the global memory.
- → \_\_synchtrhreads() to sync the threads in the block.
- → \_\_threadfeence() ensure that a writing operation is concluded before subsequent reads or writes from other threads can occur.

## **Atomic Operations**

- Prevent race condition
- Can be performed on shared and global memory
- Hardware acceleration
- No synchronization needed
- Performance trade-of

### Atomic operations in the code

CUDA provides many atomic operations:

- $\rightarrow$  T atomicAdd(T\* address, T val)(or atomicSubs): adds a value from a memory location and returns the old value.
- → T atomicExch(T\* address, T val): replaces the value at a memory location with a new value, and returns the old value.
- → T atomicCAS(T\* address, T compare, T val): compares the value at a memory location with an "expected" value and, if they are equal, swaps it with a new value. It returns the old value regardless of whether the swap occurred.

For the complete list of CUDA atomic operations: https://docs.nvidia.com/cuda/cuda-c-programming-guide/index.html#atomic-functions

## Example: Philosopher's dinner

```
onst int NUM PHILOSOPHERS = 5;
global void philosopher dinner (int num philosophers ) { // Kernel function for philosopher
       syncthreads ();
      if (atomicCAS (&d forks [left fork], 0, 1) == 0 && atomicCAS (&d forks [right fork], 0, 1) ==
          d philosophers [id] = 1; // Set philosopher state to eating
          atomicExch (&d forks [left fork], 0);
          atomicExch (&d forks [right fork], 0);
        syncthreads ();
```





# Dynamic Parallelism

## **Dynamic Parallelism**

Allow Kernel (parent) launch other kernels (childs)

- Runtime launch
- launched from the GPU
- High scalability
- Recursive algorithm optimisation
- Require explicit synchronization

#### **Dynamic Parallelism in code**

→ Simply call the child kernel inside the parent using <<>>>





### **Streams and Event**

CUDA streams introduce concurrency between different operations (kernels, memory transfers) on the GPU:

- kernels can be assigned to a specific stream
- Asynchronous execution
- Concurrency between streams

Synchronization can be achieved in different ways:

#### **Explicit:**

- Synchronize everything
- Synchronize w.r.t. a specific stream
- Using events

#### Implicit:

- Device memory allocation
- Non-Async version of memory operations
- Page-locked memory allocation

#### Streams in code

#### Streams

- → cudaStreamCreate(&stream)/cudaStreamDestroy(stream): to manage stream creation and destruction
- → cudaStreamSynchronize(&stream): blocks host until all CUDA calls in the stream are complete

#### **Events**

- → cudaEventCreate(&event)/cudaEventDestroy(event): to manage event creation and destruction
- → cudaEventRecord(event, stream): to signal completion of the event task
- → cudaWaitEvent(stream2, event): to wait an event before lunch a new stream
- → cudaEventSynchronize(event): to synchronize computation till a specific event occurs

#### Pinned Memory

- → cudaMallocHost(&host, size): lock host memory to prevent paging.
- → cudaMemCpyAsync(): copy values from host to device(and viceversa) asynchronously.

```
kernel1<<<,,,a>>>();
cudaEventRecord(e1, a);
kernel2<<<,,,b>>>();
cudaStreamWaitEvent(b, e1);
cudaMemcpyAsync(,,,,b);
cudaEventRecord(e2, b);
kernel3<<<,,,a>>>();
cudaEventRecord(e3, a);
cudaEventSynchronize(e2);
   CPU code
cudaStreamWaitEvent(b, e3);
kernel4<<<,,,,b>>>();
```





# Final Consideration

### **Final Considerations**

- Memory management to minimize transfer between CPU(host) and GPU(device).
- Thread hierarchy design is crucial, carefully design grid and block dimensions.
- Correct usage of Atomic operations and synchronization to avoid race conditions and maintain paralellism.
- Maximize parallelism using dynamic parallelism and streams.
- Performance profiling: NVIDIA provides tools like Nsight to identify bottlenecks and optimize performance.



## **END**

### Thanks for your attention

#### References

- Fang, Jianbin, et al. "Parallel programming models for heterogeneous many-cores: a comprehensive survey." *CCF Transactions on High Performance Computing* 2 (2020): 382-400.
- <a href="https://ams148-spring18-01.courses.soe.ucsc.edu/home.html">https://ams148-spring18-01.courses.soe.ucsc.edu/home.html</a> (Lectures 2, 3 and 8)
- Nickolls, John, et al. "Scalable parallel programming with cuda: Is cuda the parallel programming model that application developers have been waiting for?." Queue 6.2 (2008): 40-53.
- <a href="https://developer.nvidia.com/blog/cuda-dynamic-parallelism-api-principles/">https://developer.nvidia.com/blog/cuda-dynamic-parallelism-api-principles/</a>