## Міністерство освіти і науки України НАЦІОНАЛЬНИЙ УНІВЕРСИТЕТ «ЛЬВІВСЬКА ПОЛІТЕХНІКА» Кафедра ЕОМ



Звіт

З лабораторної роботи № 3

3 дисципліни «Моделювання комп'ютерних систем»

На тему: «Поведінковий опис цифрового автомата. Перевірка роботи автомата за допомогою стенда Elbert V2 – Spartan 3A FPGA»

Варіант: 14

Виконав: ст. гр. КІ-202

Лесяк Х. В.

Прийняв:

Козак Н. Б.

Мета: Поведінковий опис цифрового автомата. Перевірка роботи автомата за допомогою стенда Elbert V2 – Spartan 3A FPGA

## Варіант:

| BAPIAHT | ВИРАЗ                    |
|---------|--------------------------|
| C       | ((OP1 – OP2) + 4) << OP2 |

# Виконання роботи

| Реалізував елементи за допомогою мови опису VHDL |  |  |
|--------------------------------------------------|--|--|
| RAM.vhdl                                         |  |  |
|                                                  |  |  |
| Company:                                         |  |  |
| Engineer:                                        |  |  |
|                                                  |  |  |
| Create Date: 16:49:14 04/27/2023                 |  |  |
| Design Name:                                     |  |  |
| Module Name: RAM - Behavioral                    |  |  |
| Project Name:                                    |  |  |
| Target Devices:                                  |  |  |
| Tool versions:                                   |  |  |
| Description:                                     |  |  |
|                                                  |  |  |
| Dependencies:                                    |  |  |
|                                                  |  |  |
| Revision:                                        |  |  |
| Revision 0.01 - File Created                     |  |  |
| Additional Comments:                             |  |  |
|                                                  |  |  |
|                                                  |  |  |

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
use IEEE.NUMERIC_STD.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx primitives in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity RAM_intf is
port(
          RAM_WR
                                     : IN STD_LOGIC;
                                     : IN STD_LOGIC_VECTOR(1
          RAM_ADDR_BUS
downto 0);
          ACC_DATA_IN_BUS : IN STD_LOGIC_VECTOR(7 downto 0);
          RAM_DATA_OUT_BUS: OUT STD_LOGIC_VECTOR(7 downto
0);
          CLOCK
                          : IN STD_LOGIC
          );
end RAM_intf;
architecture RAM arch of RAM intf is
type ram_type is array (3 downto 0) of STD_LOGIC_VECTOR(7 downto 0);
signal RAM_UNIT
                                : ram_type;
signal RAM_DATA_IN_BUS: STD_LOGIC_VECTOR(7 downto 0);
```

```
begin
     RAM_DATA_IN_BUS <= ACC_DATA_IN_BUS;
     RAM: process(CLOCK, RAM_ADDR_BUS, RAM_UNIT)
      begin
          if (rising_edge(CLOCK)) then
               if (RAM_WR = '1') then
                     RAM_UNIT(conv_integer(RAM_ADDR_BUS)) <=
RAM_DATA_IN_BUS;
               end if;
          end if;
          RAM_DATA_OUT_BUS <=
RAM_UNIT(conv_integer(RAM_ADDR_BUS));
      end process RAM;
end RAM_arch;
ALU.VHDL
-- Company:
-- Engineer:
-- Create Date:
             16:13:46 04/27/2023
-- Design Name:
-- Module Name: ALU - Behavioral
-- Project Name:
-- Target Devices:
-- Tool versions:
-- Description:
```

```
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
use IEEE.NUMERIC_STD.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx primitives in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity ALU_intf is
port(
          IN_SEL_OUT_BUS: IN STD_LOGIC_VECTOR(7 downto 0);
          ACC_DATA_OUT_BUS: IN STD_LOGIC_VECTOR(7 downto 0);
          OP_CODE_BUS: IN STD_LOGIC_VECTOR(1 downto 0);
          ACC_DATA_IN_BUS: OUT STD_LOGIC_VECTOR(7 downto 0);
          OVER_FLOW: OUT STD_LOGIC
```

--OF - overflow

```
);
end ALU_intf;
architecture ALU_arch of ALU_intf is
begin
ALU: process(OP_CODE_BUS, IN_SEL_OUT_BUS, ACC_DATA_OUT_BUS)
          variable A : unsigned(7 downto 0);
          variable B : unsigned(7 downto 0);
          variable temp: std_logic_vector(8 downto 0);
      begin
          A := unsigned(ACC_DATA_OUT_BUS);
          B := unsigned(IN_SEL_OUT_BUS);
          if OP\_CODE\_BUS = "00" then
                ACC_DATA_IN_BUS <= STD_LOGIC_VECTOR(B);
          elsif OP_CODE_BUS = "01" then
                temp := STD_LOGIC_VECTOR('0' & A) +
STD_LOGIC_VECTOR('0' & B);
                     if (temp(8) = '1') then
                           OVER_FLOW <= '1';
                           else
                                OVER_FLOW <= '0';
                                end if;
                ACC_DATA_IN_BUS <= temp(7 downto 0);
          elsif OP_CODE_BUS = "10" then
                temp := STD_LOGIC_VECTOR('0' & A) -
STD_LOGIC_VECTOR('0' & B);
                     if (temp(8) = '1') then
                           OVER FLOW <= '1';
```

else

OVER\_FLOW <= '0';

end if:

ACC\_DATA\_IN\_BUS <= temp(7 downto 0);

elsif OP\_CODE\_BUS = "11" then

case(B) is --case(B) is

when x"00" => ACC\_DATA\_IN\_BUS <=

STD\_LOGIC\_VECTOR(A sll 0);

when x"01" => ACC\_DATA\_IN\_BUS <=

STD\_LOGIC\_VECTOR(A sll 1);

when x"02" => ACC\_DATA\_IN\_BUS <=

STD\_LOGIC\_VECTOR(A sll 2);

when x"03" => ACC\_DATA\_IN\_BUS <=

STD LOGIC VECTOR(A sll 3);

when  $x"04" => ACC_DATA_IN_BUS <=$ 

STD\_LOGIC\_VECTOR(A sll 4);

when x"05" => ACC DATA IN BUS <=

STD\_LOGIC\_VECTOR(A sll 5);

when x''06'' => ACC DATA IN BUS <=

STD\_LOGIC\_VECTOR(A sll 6);

when  $x"07" => ACC_DATA_IN_BUS <=$ 

STD\_LOGIC\_VECTOR(A sll 7);

when others => ACC DATA IN BUS <=

STD\_LOGIC\_VECTOR(A sll 0);

end case;

else

ACC\_DATA\_IN\_BUS <= "00000000";

end if;

end process ALU;

| end ALU_arch;                                        |  |  |
|------------------------------------------------------|--|--|
| MUX.vhdl                                             |  |  |
|                                                      |  |  |
| Company:                                             |  |  |
| Engineer:                                            |  |  |
|                                                      |  |  |
| Create Date: 15:06:55 04/27/2023                     |  |  |
| Design Name:                                         |  |  |
| Module Name: MUX - Behavioral                        |  |  |
| Project Name:                                        |  |  |
| Target Devices:                                      |  |  |
| Tool versions:                                       |  |  |
| Description:                                         |  |  |
|                                                      |  |  |
| Dependencies:                                        |  |  |
|                                                      |  |  |
| Revision:                                            |  |  |
| Revision 0.01 - File Created                         |  |  |
| Additional Comments:                                 |  |  |
|                                                      |  |  |
|                                                      |  |  |
| library IEEE;                                        |  |  |
| use IEEE.STD_LOGIC_1164.ALL;                         |  |  |
|                                                      |  |  |
| Uncomment the following library declaration if using |  |  |
| arithmetic functions with Signed or Unsigned values  |  |  |
| use IEEE.NUMERIC_STD.ALL;                            |  |  |
| use IEEE.STD_LOGIC_UNSIGNED.ALL;                     |  |  |

```
-- Uncomment the following library declaration if instantiating
-- any Xilinx primitives in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity MUX_intf is
     port(
                                : IN STD_LOGIC_VECTOR(7 downto 0);
           DATA IN
           CONSTANT_BUS: IN STD_LOGIC_VECTOR(7 downto 0);
           RAM_DATA_OUT_BUS: IN STD_LOGIC_VECTOR(7 downto 0);
           IN SEL
                                     : IN STD_LOGIC_VECTOR(1
downto 0);
           IN_SEL_OUT_BUS : OUT std_logic_vector(7 downto 0)
           );
end MUX_intf;
architecture MUX_arch of MUX_intf is
begin
INSEL_A_MUX: process(DATA_IN, CONSTANT_BUS,
RAM_DATA_OUT_BUS, IN_SEL)
     begin
          if(IN\_SEL = "00") then
                IN_SEL_OUT_BUS <= DATA_IN;</pre>
          elsif(IN\_SEL = "01") then
                IN_SEL_OUT_BUS <= RAM_DATA_OUT_BUS;</pre>
          else
                IN_SEL_OUT_BUS <= CONSTANT_BUS;</pre>
```

end process INSEL\_A\_MUX; end MUX\_arch; **ACC.vhdl** -- Company: -- Engineer: -- Create Date: 15:27:57 04/27/2023 -- Design Name: -- Module Name: ACC - Behavioral -- Project Name: -- Target Devices: -- Tool versions: -- Description: -- Dependencies: -- Revision: -- Revision 0.01 - File Created -- Additional Comments: library IEEE; use IEEE.STD\_LOGIC\_1164.ALL; -- Uncomment the following library declaration if using

-- arithmetic functions with Signed or Unsigned values

end if;

```
use IEEE.NUMERIC_STD.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx primitives in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity ACC_intf is
port(
          CLOCK
                  : IN STD_LOGIC;
          ACC_RST
                              : IN STD_LOGIC;
          ACC_WR
                                    : IN STD_LOGIC;
          ACC_DATA_IN_BUS : IN STD_LOGIC_VECTOR(7 downto 0);
          ACC_DATA_OUT_BUS: OUT STD_LOGIC_VECTOR(7 downto
0)
          );
end ACC_intf;
architecture ACC_arch of ACC_intf is
signal ACC_DATA
                      : STD_LOGIC_VECTOR(7 downto 0);
begin
     ACC : process(CLOCK, ACC_DATA)
     begin
          if (rising_edge(CLOCK)) then
               if(ACC_RST = '1') then
                    ACC_DATA <= "00000000";
```

```
elsif (ACC_WR = '1') then
                       ACC_DATA <= ACC_DATA_IN_BUS;
                 end if;
           end if;
           ACC_DATA_OUT_BUS <= ACC_DATA;
      end process ACC;
end ACC_arch;
SEGDEC.vhdl
-- Company:
-- Engineer:
-- Create Date:
              17:15:15 04/27/2023
-- Design Name:
-- Module Name:
                  SEGDEC - Behavioral
-- Project Name:
-- Target Devices:
-- Tool versions:
-- Description:
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
library IEEE;
```

### use IEEE.STD\_LOGIC\_1164.ALL;

- -- Uncomment the following library declaration if using
- -- arithmetic functions with Signed or Unsigned values

use IEEE.NUMERIC\_STD.ALL;

use IEEE.STD\_LOGIC\_UNSIGNED.ALL;

- -- Uncomment the following library declaration if instantiating
- -- any Xilinx primitives in this code.
- --library UNISIM;
- --use UNISIM.VComponents.all;

entity SEGDEC\_intf is

port(

CLOCK : IN STD\_LOGIC;

ACC\_DATA\_OUT\_BUS: IN STD\_LOGIC\_VECTOR(7 downto 0);

RESET : IN STD\_LOGIC;

OverFlow\_IN : IN STD\_LOGIC;

COMM\_ONES : OUT STD\_LOGIC;

COMM\_DECS : OUT STD\_LOGIC;

COMM\_HUNDREDS : OUT STD\_LOGIC;

SEG\_A : OUT STD\_LOGIC;

SEG\_B : OUT STD\_LOGIC;

SEG\_C : OUT STD\_LOGIC;

SEG\_D : OUT STD\_LOGIC;

SEG\_E : OUT STD\_LOGIC;

SEG\_F : OUT STD\_LOGIC;

SEG\_G : OUT STD\_LOGIC;

DP : OUT STD\_LOGIC;

```
OverFlow_OUT : OUT STD_LOGIC := '0'
          );
end SEGDEC_intf;
architecture SEGDEC_arch of SEGDEC_intf is
signal ONES_BUS : STD_LOGIC_VECTOR(3 downto 0) := "0000";
signal DECS_BUS: STD_LOGIC_VECTOR(3 downto 0) := "0001";
signal HONDREDS_BUS : STD_LOGIC_VECTOR(3 downto 0) := "0000";
begin
OVERFLOW_INDICATE : process(OverFlow_IN, RESET)
     begin
          --if rising_edge(CLOCK) then
                if (RESET = '1') then
                     OverFlow_OUT <= '0';
                elsif (RESET = '0' and OverFlow_IN = '1') then
                          OverFlow_OUT <= '1';
                          end if;
                --end if;
     end process OVERFLOW_INDICATE;
BIN_TO_BCD: process (ACC_DATA_OUT_BUS)
    variable hex_src : STD_LOGIC_VECTOR(7 downto 0);
                : STD_LOGIC_VECTOR(11 downto 0);
    variable bcd
  begin
    bcd
              := (others => '0');
    hex src
             := ACC_DATA_OUT_BUS;
```

```
for i in hex_src'range loop
      if bcd(3 downto 0) > "0100" then
         bcd(3 downto 0) := bcd(3 downto 0) + "0011";
       end if;
      if bcd(7 downto 4) > "0100" then
         bcd(7 downto 4) := bcd(7 downto 4) + "0011";
       end if;
      if bcd(11 downto 8) > "0100" then
         bcd(11 downto 8) := bcd(11 downto 8) + "0011";
       end if;
       bcd := bcd(10 \text{ downto } 0) \& hex src(hex src'left) ; -- shift bcd + 1 new
entry
       hex_src := hex_src(hex_src'left - 1 downto hex_src'right) & '0'; -- shift src
+ pad with 0
    end loop;
    HONDREDS_BUS
                          <= bcd (11 downto 8);
                    <= bcd (7 downto 4);
    DECS_BUS
    ONES_BUS
                    <= bcd (3 downto 0);
  end process BIN_TO_BCD;
      INDICATE : process(CLOCK)
           type DIGIT_TYPE is (ONES, DECS, HUNDREDS);
           variable CUR_DIGIT : DIGIT_TYPE := ONES;
                                   : STD_LOGIC_VECTOR(3 downto 0) :=
           variable DIGIT_VAL
"0000";
```

```
variable DIGIT_CTRL : STD_LOGIC_VECTOR(6 downto 0) :=
"0000000";
         variable COMMONS_CTRL: STD_LOGIC_VECTOR(2 downto 0)
= "000";
         begin
               if (rising_edge(CLOCK)) then
                    if(RESET = '0') then
                         case CUR_DIGIT is
                              when ONES =>
                                    DIGIT_VAL := ONES_BUS;
                                    CUR_DIGIT := DECS;
                                    COMMONS_CTRL := "001";
                              when DECS =>
                                    DIGIT_VAL := DECS_BUS;
                                    CUR_DIGIT := HUNDREDS;
                                    COMMONS_CTRL := "010";
                              when HUNDREDS =>
                                    DIGIT_VAL := HONDREDS_BUS;
                                    CUR_DIGIT := ONES;
                                    COMMONS_CTRL := "100";
                              when others =>
                                    DIGIT_VAL := ONES_BUS;
                                    CUR_DIGIT := ONES;
                                    COMMONS\_CTRL := "000";
                         end case;
                         case DIGIT_VAL is
                                                --abcdefg
                              when "0000" => DIGIT CTRL :=
"1111110";
```

```
when "0001" => DIGIT_CTRL :=
"0110000";
                              when "0010" => DIGIT_CTRL :=
"1101101";
                              when "0011" => DIGIT_CTRL :=
"1111001";
                              when "0100" => DIGIT_CTRL :=
"0110011";
                              when "0101" => DIGIT_CTRL :=
"1011011";
                              when "0110" => DIGIT_CTRL :=
"1011111";
                              when "0111" => DIGIT_CTRL :=
"1110000";
                              when "1000" => DIGIT_CTRL :=
"1111111";
                              when "1001" => DIGIT_CTRL :=
"1111011";
                              when others => DIGIT_CTRL := "0000000";
                         end case;
                    else
                         DIGIT_VAL := ONES_BUS;
                         CUR_DIGIT := ONES;
                         COMMONS\_CTRL := "000";
                    end if;
                    COMM ONES <= COMMONS CTRL(0);
                    COMM_DECS
                                    <= COMMONS_CTRL(1);
                    COMM_HUNDREDS <= COMMONS_CTRL(2);
                    SEG_A \leq DIGIT_CTRL(6);
```

```
SEG_C <= DIGIT_CTRL(4);</pre>
                        SEG_D <= DIGIT_CTRL(3);</pre>
                        SEG_E <= DIGIT_CTRL(2);</pre>
                        SEG_F <= DIGIT_CTRL(1);</pre>
                        SEG_G <= DIGIT_CTRL(0);</pre>
                        DP <= '0';
                  end if;
      end process INDICATE;
end SEGDEC_arch;
CU.vhdl
-- Company:
-- Engineer:
-- Create Date:
               16:27:31 04/27/2023
-- Design Name:
-- Module Name: CU - Behavioral
-- Project Name:
-- Target Devices:
-- Tool versions:
-- Description:
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
```

SEG\_B <= DIGIT\_CTRL(5);</pre>

-----

library IEEE;

use IEEE.STD\_LOGIC\_1164.ALL;

- -- Uncomment the following library declaration if using
- -- arithmetic functions with Signed or Unsigned values

use IEEE.NUMERIC\_STD.ALL;

use IEEE.STD\_LOGIC\_UNSIGNED.ALL;

- -- Uncomment the following library declaration if instantiating
- -- any Xilinx primitives in this code.
- --library UNISIM;
- --use UNISIM.VComponents.all;

entity CU\_intf is

port(CLOCK : IN STD\_LOGIC;

RESET : IN STD\_LOGIC;

ENTER\_OP1 : IN STD\_LOGIC;

ENTER\_OP2 : IN STD\_LOGIC;

CALCULATE : IN STD\_LOGIC;

RAM\_WR: OUT STD\_LOGIC;

RAM\_ADDR\_BUS : OUT STD\_LOGIC\_VECTOR(1 downto 0);

CONSTANT\_BUS : OUT STD\_LOGIC\_VECTOR(7 downto

0):= "00000100";

ACC\_WR : OUT STD\_LOGIC;

ACC\_RST : OUT STD\_LOGIC;

IN\_SEL : OUT STD\_LOGIC\_VECTOR(1 downto 0);

```
OP_CODE_BUS : OUT STD_LOGIC_VECTOR(1 downto 0)
             );
end CU_intf;
architecture CU_arch of CU_intf is
type cu_state_type is (cu_rst, cu_idle, cu_load_op1, cu_load_op2, cu_run_calc0,
cu_run_calc1, cu_run_calc2, cu_run_calc3, cu_finish);
signal cu_cur_state : cu_state_type;
signal cu_next_state : cu_state_type;
begin
CONSTANT_BUS
                         <= "00000100";
CU_SYNC_PROC: process (CLOCK)
 begin
   if (rising_edge(CLOCK)) then
     if (RESET = '1') then
       cu_cur_state <= cu_rst;</pre>
     else
       cu_cur_state <= cu_next_state;</pre>
     end if;
   end if;
 end process;
      CUNEXT_STATE_DECODE: process (cu_cur_state, ENTER_OP1,
ENTER_OP2, CALCULATE)
  begin
   --declare default state for next_state to avoid latches
   cu_next_state <= cu_cur_state; --default is to stay in current state
```

```
--insert statements to decode next_state
--below is a simple example
        case(cu_cur_state) is
               when cu_rst
                                        =>
                     cu_next_state <= cu_idle;
               when cu idle
                                        =>
                     if (ENTER\_OP1 = '1') then
                           cu_next_state <= cu_load_op1;</pre>
                     elsif (ENTER OP2 = '1') then
                           cu_next_state <= cu_load_op2;
                     elsif (CALCULATE = '1') then
                           cu_next_state <= cu_run_calc0;</pre>
                     else
                           cu_next_state <= cu_idle;
                     end if;
               when cu_load_op1
                     cu_next_state <= cu_idle;
               when cu_load_op2
                                        =>
                     cu_next_state <= cu_idle;
               when cu_run_calc0 =>
                     cu_next_state <= cu_run_calc1;</pre>
               when cu_run_calc1 =>
                     cu_next_state <= cu_run_calc2;</pre>
               when cu_run_calc2 =>
                     cu_next_state <= cu_run_calc3;
               when cu_run_calc3 =>
                     cu_next_state <= cu_finish;</pre>
               when cu finish
                               =>
                     cu_next_state <= cu_finish;</pre>
```

```
cu_next_state <= cu_idle;
        end case;
end process;
CU_OUTPUT_DECODE: process (cu_cur_state)
begin
        case(cu_cur_state) is
             when cu_rst
                                =>
                                     <= "00";
                  IN_SEL
                  OP_CODE_BUS <= "00";
                  RAM_ADDR_BUS <= "00";
                  RAM_WR
                                     <= '0';
                  ACC_RST
                                     <= '1';
                  ACC_WR
                                     <= '0';
             when cu_idle
                                =>
                                     <= "00";
                  IN_SEL
                  OP_CODE_BUS <= "00";
                  RAM_ADDR_BUS <= "00";
                  RAM_WR
                                     <= '0';
                  ACC_RST
                                     = '0'
                  ACC_WR
                                     <= '0';
             when cu_load_op1 =>
                  IN_SEL
                                     <= "00";
                  OP_CODE_BUS <= "00";
                  RAM_ADDR_BUS <= "00";
                  RAM_WR
                                     <= '1';
                  ACC_RST
                                     <= '0';
```

when others

=>

```
ACC_WR
                         <= '1';
when cu_load_op2
                    =>
     IN_SEL
                         <= "00";
     OP_CODE_BUS <= "00";
     RAM_ADDR_BUS <= "01";
     RAM_WR
                         <= '1';
     ACC_RST
                         <= '0';
     ACC_WR
                         <= '1';
when cu_run_calc0 => --get op1 to accumulator
     IN_SEL
                         <= "01"; --mux
     OP_CODE_BUS <= "00"; --operation
     RAM_ADDR_BUS <= "00"; --digit adress
                         <= '0'; -- write to ram
     RAM_WR
     ACC_RST
                         <= '0'; -- reset accumulator
     ACC_WR
                         <= '1'; -- write accumulator
when cu_run_calc1 =>
                         <= "01";
     IN_SEL
     OP_CODE_BUS <= "10";
     RAM_ADDR_BUS <= "01";
     RAM_WR
                         <= '0';
     ACC_RST
                         = '0';
     ACC_WR
                         <= '1';
when cu_run_calc2 =>
     IN_SEL
                         <= "11";
     OP_CODE_BUS <= "01";
     RAM_ADDR_BUS <= "01";
                        <= '0';
     RAM_WR
     ACC_RST
                         <= '0';
     ACC_WR
                         <= '1';
```

```
when cu_run_calc3 =>
        IN_SEL
                          <= "01";
        OP_CODE_BUS <= "11";
        RAM_ADDR_BUS <= "01";
        RAM_WR
                         <= '0';
        ACC_RST
                         = '0';
        ACC_WR
                          <= '1';
    when cu_finish =>
        IN_SEL
                          <= "00";
        OP_CODE_BUS <= "00";
        RAM_ADDR_BUS <= "00";
                         <= '0';
        RAM_WR
        ACC_RST
                         = '0';
        ACC_WR
                          <= '0';
    when others
              =>
                          <= "00";
        IN_SEL
        OP_CODE_BUS <= "00";
        RAM_ADDR_BUS <= "00";
        RAM_WR <= '0';
        ACC_RST
                        <= '0';
        ACC_WR
                          <= '0';
end case;
```

Створила елементи для кожного файлу та зібрала у єдину схему TopLevel

end process;

end CU\_arch;



Рис.1 – TopLevel.sch

Створила файл симуляції для зручного дослідження схеми

- -- Vhdl test bench created from schematic D:\Lab\_3\_Example\TopLevel.sch
- -- Notes:
- -- 1) This testbench template has been automatically generated using types
- -- std\_logic and std\_logic\_vector for the ports of the unit under test.
- -- Xilinx recommends that these types always be used for the top-level
- -- I/O of a design in order to guarantee that the testbench will bind
- -- correctly to the timing (post-route) simulation model.
- -- 2) To use this template as your testbench, change the filename to any
- -- name of your choice with the extension .vhd, and use the "Source->Add"

- -- menu in Project Navigator to import the testbench. Then
- -- edit the user defined section below, adding code to generate the
- -- stimulus for your design.

--

#### LIBRARY ieee;

USE ieee.std\_logic\_1164.ALL;

USE ieee.numeric\_std.ALL;

### LIBRARY UNISIM;

USE UNISIM. Vcomponents. ALL;

ENTITY TopLevel\_TopLevel\_sch\_tb IS

END TopLevel\_TopLevel\_sch\_tb;

ARCHITECTURE behavioral OF TopLevel\_TopLevel\_sch\_tb IS

## COMPONENT TopLevel

PORT( RESET : IN STD\_LOGIC;

ENTER\_OP1 : IN STD\_LOGIC;

ENTER\_OP2 : IN STD\_LOGIC;

CALCULATE : IN STD\_LOGIC;

COMMON\_0\_OUT : OUT STD\_LOGIC;

COMMON\_1\_OUT : OUT STD\_LOGIC;

COMMON\_2\_OUT : OUT STD\_LOGIC;

A\_OUT : OUT STD\_LOGIC;

B\_OUT : OUT STD\_LOGIC;

C\_OUT : OUT STD\_LOGIC;

D\_OUT : OUT STD\_LOGIC;

E\_OUT : OUT STD\_LOGIC;

F\_OUT : OUT STD\_LOGIC;

G\_OUT : OUT STD\_LOGIC;

DP\_OUT : OUT STD\_LOGIC;

CLOCK : IN STD\_LOGIC;

DATA\_IN: IN STD\_LOGIC\_VECTOR (7 DOWNTO 0);

OVER\_FLOW : OUT STD\_LOGIC);

END COMPONENT;

signal op1 : STD\_LOGIC\_VECTOR(7 DOWNTO 0);

signal op2 : STD\_LOGIC\_VECTOR(7 DOWNTO 0);

SIGNAL RESET : STD\_LOGIC;

SIGNAL ENTER\_OP1 : STD\_LOGIC;

SIGNAL ENTER\_OP2 : STD\_LOGIC;

SIGNAL CALCULATE : STD\_LOGIC;

SIGNAL COMMON\_0\_OUT : STD\_LOGIC;

SIGNAL COMMON\_1\_OUT : STD\_LOGIC;

SIGNAL COMMON\_2\_OUT : STD\_LOGIC;

SIGNAL A\_OUT : STD\_LOGIC;

SIGNAL B\_OUT : STD\_LOGIC;

SIGNAL C\_OUT : STD\_LOGIC;

SIGNAL D\_OUT : STD\_LOGIC;

SIGNAL E\_OUT : STD\_LOGIC;

SIGNAL F\_OUT : STD\_LOGIC;

SIGNAL G\_OUT : STD\_LOGIC;

SIGNAL DP\_OUT : STD\_LOGIC;

SIGNAL CLOCK : STD\_LOGIC;

SIGNAL DATA\_IN : STD\_LOGIC\_VECTOR (7 DOWNTO 0);

SIGNAL OVER\_FLOW : STD\_LOGIC;

constant CLK\_period: time := 1 us;

constant TC\_period: time := 65536 us;

```
UUT: TopLevel PORT MAP(
         RESET => RESET,
         ENTER_OP1 => ENTER_OP1,
         ENTER_OP2 => ENTER_OP2,
         CALCULATE => CALCULATE,
         COMMON_0_OUT => COMMON_0_OUT,
         COMMON_1_OUT => COMMON_1_OUT,
         COMMON_2_OUT => COMMON_2_OUT,
         A_OUT => A_OUT,
         B_OUT => B_OUT,
         C_{OUT} => C_{OUT}
         D_OUT => D_OUT,
         E OUT \Rightarrow E OUT
         F_OUT \Rightarrow F_OUT,
         G_{OUT} => G_{OUT},
         DP_OUT => DP_OUT,
         CLOCK => CLOCK,
         DATA_IN => DATA_IN,
         OVER_FLOW => OVER_FLOW
 );
CLK_process : process
    begin
         CLOCK <= '1';
         wait for CLK_period/2;
         CLOCK <= '0';
         wait for CLK_period/2;
```

```
end process CLK_process;
```

```
stim_proc: process
   begin
   RESET <= '1';
   ENTER_OP1 <= '0';
   ENTER_OP2 <= '0';
CALCULATE <= '0';
   DATA_IN <=(others => '0');
   wait for 2*CLK_period;
   RESET \leq='0';
   wait for 4*TC_period;
   ENTER_OP1 <='1';
   DATA_IN <= op1;
   wait for 2*TC_period;
   ENTER_OP1 <='0';
   wait for 4*TC_period;
   ENTER_OP2 <='1';
   DATA_IN <= op2;
   wait for 2*TC_period;
   ENTER_OP2 <='0';
   wait for 4*TC_period;
```

```
CALCULATE <= '1';
wait for 8*TC_period;
wait;
end process stim_proc; --1.835 s
```

## END;



Рис.2 – Дослідження роботи схеми в симуляції

**Висновок:** На базі стенда Elbert V2 – Spartan 3A FPGA перевірила роботу автомата.