

# i.MX Hardware Design Guide and Board Bring Up

APF-DES-T1023

MAR.2015



#### External Use



### Agenda

- 1. i.MX6 HW Design Reference Board. (go through schematic of i.MX6 SDP)
- 2. i.MX6 Hardware Development Guide. (IMX6DQ6SDLHDG.pdf)
- 3. i.MX HW Checking List. (Excel file of i.MX6 HW Design **Checking List)**
- 4. i.MX6 Power design
- 5. DDR Calibration and Stress Test.
- 6. IOMux Tool
- 7. i.MX6 Hardware bring up











### **Related Hardware materials**

- SABRESDP\_DESIGNFILES.zip/SABRE\_AI\_DESIGNFILES.zip: SDP/AI board schematic/layout.
- IMX6DQ6SDLHDG.pdf: i.MX6 hardware design guide, include schematic/layout checkpoints, iomux tools, Bring up, IBIS/BSDL, RMII interface.
- IMX6DQ/DLS\_A/I/CEC.pdf: i.MX6 Datasheet: include chipset electrical Characteristics like the voltage range, Max current and Power sequence.
- IMX6DQ/DLS RM.pdf: i.MX6 Chipset reference manual.
- AN4509: i.MX6DQ Power Consumption Measurement.
- AN4576: i.MX6DLS Power Consumption Measurement.
- IMX6 IOMUX TOOL: iomux configuration tools.
- Mfgtools-Rel-4.1.0 130816 MX6Q UPDATER.tar.gz: MFG tools.
- L3.0.35\_4.1.0\_130816\_images\_MX6.tar.gz: linux demo image.
- HW Design Checking List for i.Mx6 Rev2.6.xlsx: i.MX6 hardware check list, download from : https://community.freescale.com/docs/DOC-93819
- DDR Stress Tester v1.0.2.zip: DDR test tools, download from: https://community.freescale.com/docs/DOC-96412
- i.Mx6DQSDL DDR3 Script Aid: DDR configuration tools, Download from: https://community.freescale.com/docs/DOC-94917
- Freescale i.MX6 DRAM Port Application Guide-DDR3 https://community.freescale.com/docs/DOC-101708





### i.MX6 Reference Solution Related Material



- 1. Select "SABRE Platform for Smart Devices"
- 2. Hardware Material (Schematic, PCB, Gerber. etc);





### **SABRE Board for Smart Devices (SDB)**

**Part Numbers:** 

**Display (9.7"):** 

**Display (4.3"):** 

#### i.MX 6Quad 1Ghz Cortex-A9 Processor

- Can be configured as i.MX 6Dual
- Freescale MMPF0100 PMIC
- 1 GB DDR3 memory (non terminated)
- 3" x 7" 8-layer PCB

#### **Display connectors**

- 2x LVDS connectors
- Connector for 24 bit 4.3" 800x480 WVGA with 4-wire touch screen
- HDMI Connector

#### **Audio**

- Wolfson Audio Codec
- Microphone and headphone jacks

#### **Expansion Connector**

- Camera CSI port signals
- I2C, SSI, SPI signals



MCIMX6Q-SDB (\$399)

MCIMX-LVDS1 (\$499)

MCIMX28LCD (\$199)

#### **Tools Support**

• Lauterbach, ARM (DS-5), Macraigor debug/IDE tool chain

#### Connectivity

- 2x Full-size SD/MMC card slot
- 22-pin SATA connector
- 10/100/1000 Ethernet port
- 1x high-speed USB OTG port
- mPCI-e connector

#### **Debug**

- JTAG connector
- Serial to USB connector.

#### **Additional Features**

- 3-axis Freescale accel
- eCompass
- Power supply
- No battery charger

#### **OS Support**

- Linux and Android IceCream Sandwich from Freescale:
- Others: support by 3<sup>rd</sup> parties





### **SABRE Platform for Smart Devices (SDP)**

i.MX 6Quad 1GHz Cortex-A9 Processor i.MX 6DualLite 1GHz Cortex-A9 Processor

Freescale MMPF0100 PMIC

• 1 GB DDR3 memory (non terminated)

• 3" x 7" 8-layer PCB

**Part Numbers:** 

MCIMX6Q-SDP (\$999)

MCIMX6DL-SDP (\$999)

**Display (4.3"):** WiFi:

Silex WiFi module

MCIMX28LCD (\$199)

#### **Display connectors**

 Native 1024x768 LVDS display (comes with kit)

2<sup>nd</sup> LVDS connector

 Connector for 24 bit 4.3" 800x480 WVGA with 4-wire touch screen

- HDMI Connector
- MIPI DSI connector

#### Audio

Wolfson Audio Codec

Microphone and headphone jacks

Dual 1W Speakers

#### **Expansion Connector**

- Enables parallel LCD or HDMI output
- Camera CSI port signals
- I2C, SSI, SPI signals

#### **Tools Support**

 Lauterbach, ARM (DS-5), Macraigor debug/IDE tool chain

#### Connectivity

- 2x Full-size SD/MMC card slot
- 22-pin SATA connector
- 10/100/1000 Ethernet port
- 1x high-speed USB OTG port
- mPCI-e connector

#### Debua

- JTAG connector
- Serial to USB connector

#### **Additional Features**

- 3-axis Freescale accel.
- GPS receiver
- Ambient Light Sensor
- eCompass
- Dual 5MP Cameras
- Power supply
- Battery Charger
- · Battery connectors

#### **OS Support**

- Linux and Android IceCream Sandwich from Freescale;
- Others: support by 3<sup>rd</sup> parties





### **SABRE Platform for Automotive Infotainment (AI)**

#### **CPU Card Details**

#### **Part Numbers**

#### **Base Board Details**

#### Power and Memory

Freescale MMPF0100 PMIC

2 GB DDR3 memory (i.MX 6Dual/Quad)

1GB DDR3 memory (i.MX 6Solo)

32MB Parallel NOR Flash

NAND Socket

#### **Display**

LVDS connector

compatible with MCIMX-LVDS1

Parallel RGB display interface

HDMI output connector

#### **Debug**

JTAG connector

Debug UART connector

#### **Connectivity and Expansion**

SD Card Slot

High Speed USB OTG

- Ethernet
- SATA
- MIPI CSI
- PCle
- MLB150 INIC connector
- 281-pin MXM card edge connector for main board expansion



### Can be reused from i.MX53 SABRE Al Connectivity and Expansion

- SD card slot (WiFi module or SD)
- Bluetooth or Bluetooth+WiFi header
- AM/FM tuner header
- Sirius XM Module header (de-pop"d)
- GPS (UART) module connector
- 2x CAN
- Dual High Speed USB Host connectors
- MLB 25/50 INIC connector
- SPI NOR flash

#### Display I/O

- LVDS connector
  - compatible with MCIMX-LVDS1
- Analog Video Input
- LVDS Input

#### **Audio**

- Cirrus multichannel audio codec
  - Up to 8 outputs
  - Dual microphone inputs
  - Stereo Line Level Input
- SPDIF receiver

#### **OS Support**

- Linux
- Others: future support by 3<sup>rd</sup> parties





### i.MX6 SMART DEVICE SYSTEM Block Diagram

Smart Device System Block Diagram





### i.MX6 SMART DEVICE SYSTEM Schematic

Here, open i.MX6 SabreSD Schematic, go through it.











### **Suggestion:**

Pre-design:

Study the datasheet, power consumption, schematic to understand our chipset requirement.

In-design:

Check the hardware design guide, iomux tools

After-design:

Fill the HW design checking list, provide the iomux data to software.

Hardware-bring up:

Check the power, power sequence, clock, reset, provide the boot configuration to software, run ddr test.

- Debug port: Suggest to have
- 1. USB OTG Port: For image program, You can use it as USB host port, no problem. MFG just use USB device mode.
- 2. Debug serial port, i.MX6 uboot can change to support every serial port as debug port.
- Sdcard slot: Suggest to keep at least one Sdcard slot, it will help to use the Sdcard boot, which can burn image directly from PC to Sdcard. No need to debug the MFG kernel.
- 4. Jtag(optional).
- 5. Suggest to use the GPIO Boot\_cfg but not the fuse Boot\_cfg. And boot mode pin can be pulled, because we can use the non-image boot to enter the download mode





### i.MX6 Hardware Development Guide

- 1). Design Checklist
- 2). i.MX 6 Series Layout Recommendations
- 3). Requirements for Power Management
- 4). Avoiding Board Bring-up Problems

Here, open <<IMX6DQ6SDLHDG.pdf>>, go through it.











### i.MX HW Checking List

Here, open << HW Design Checking List for i.Mx6 Rev2.6.xlsx>>, go through it.

| Clear | 1  | ls voltage level matched on bus/signal/logic/buffer two side?                                                                           |
|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------|
| Clear |    | Suggest drawing pull-ups near pin area with power domain description in schematic.                                                      |
| Clear | 3  | Please take care clock source can meet requirement of peripheral devices. (frequency/driving capability/jitter/tolorance/fly-time etc.) |
| Clear | 4  | When Buffer/Level shifter/switch are used, SI impaction on signal should be considered.                                                 |
| Clear | 5  | The control signals polarity for Direction Sellect/EN/RESET should be checked for all the devices.                                      |
| Clear | 6  | IO configuration should be checked using IOMUX Tool which provided by Freescale.                                                        |
| Clear | 7  | The TEST and FAULT mode inputs of the individual chips should be tied to the proper level for normal operation.                         |
| Clear | 8  | Pin sequence/direction/genders of connector should be confirmed with Mechnical consideration.                                           |
| Clear | 9  | Pull-ups and voltages should be verified for OC/OD signals.                                                                             |
| Clear | 10 | Proper pull-up and pull-down resistor values provided to avoid excess sourcing or sinking current.                                      |
| Clear | 11 | The polarities of the caps and diodes connected to -ve voltages should be verified.                                                     |
| Clear | 12 | Suggest all active low signalsinclude "_B" at end of the signal net name and all clock signals include "CLK" as part of net name.       |
| Clear | 13 | Please confirm if all power source have sufficient power capacity and good enough ripple noise level for requirement of power input.    |
| Clear | 14 | Power on/off sequencing should be verified when multiple power sources are used.                                                        |
| Clear | 15 | The current rating of Diodes/Inductors used in the power supply and other high current sections should be provided properly.            |
| Clear | 16 | Please pay attention on EMI/EMC/ESD/Ligtening consideration (decoupling caps/TVS diodes/chokes/filters/beads/fuese etc).                |
| Clear | 17 | Please confirm if unused pins are configured properly following formal recommend.                                                       |
| Clear | 18 | Please confirm boot mode and configuration pins are set properly and can meet the actual boot requirment.                               |
| Clear | 19 | Please take care watch dog/cold/key reset system design, PMIC and boot device also should be reset at same time.                        |











### i.MX 6 Power Related doc

- IMX6DQCEC.pdf: i.MX 6Dual/6Quad Applications Processors for Consumer Products
- AN4509.pdf: i.MX 6Dual/6Quad Power
- **Consumption Measurement**
- IMX6SDLCEC.pdf: i.MX 6Solo/6DualLite
- **Applications Processors for Consumer Products**
- AN4576.pdf: i.MX 6DualLite Power Consumption

#### Measurement

- SDP schematic(PF0100): SPF-27392.pdf
- Saberlite schematic(Discrete DCDC)(from boundarydevices)
- IMX6DQ6SDLHDG.pdf(optional): Design Checklist: Table 2-6. Power and decouple recommendations





### i.MX6 Dual/Quad: Integrated PMU







### Power Supply, and Common Hardware Design







### i.MX 6 System - Power Design Considerations

- System Power Requirements(on each power rail)
  - Max Current requirement
  - Voltage range
- System Over-Voltage Protection
- Power On Sequencing
- System control functions
- Layout& decouple





### i.MX 6 Power Rail Requirements

- To Function properly, the i.MX6 Processor requires nine different power rails (Some may be combined)
  - VDDARM
    - Power to ARM Cores
    - Allowed voltage: 0.9V 1.5V
  - VDDSOC
    - VP Power to on chip System Peripherals (VDDSOC\_CAP):
      - HDMI PHY, SATA PHY, PCIE PHY, & ARM Core Cache
    - Power to Image processing modules (VDDPU\_CAP)
      - VPU, GPU2D, GPU3D, OpenVG
    - Allowed voltage: 0.9V 1.5V





### i.MX 6 Power Rail Requirements (con)

#### - VDDHIGH

- VPH Power to on chip System Peripherals (VDDHIGH\_CAP)
  - MIPI, HDMI, SATA, PCIE, LVDS, USB, PLLs
- Power to misc Peripherals (NVCC\_PLL\_OUT)
  - USD, PLLs, 24 MHz Osc.
- Shared power of SNVS module
- Allowed voltage: 2.7V 3.3V
- VSNVS
  - 32 KHz Oscillator and SRTC functions
  - Shared power of SNVS module
  - Allowed voltage: 2.8V 3.3V





### i.MX 6 Power Rail Requirements (con)

- USB\_H1/OTG\_VBUS
  - Power to USB PHY
  - Allowed voltage: 4.4V 5.25V
- NVCC\_DRAM
  - Power supply for DRAM memory
  - Allowed voltage: 1.14V 1.575V (Depends on type DRAM)
- Ethernet IO pins (NVCC\_RGMII)
  - Allowed voltage: 1.14 1.9V
- General IO pins (NVCC\_)
  - Typically 1.8V or 3.3V
  - Allowed voltage: 1.65V 3.6V





### i.MX 6 Power Rail Requirements - Summary

• In a typical application, six different voltages are required for the processor to function:

| Function       | Typical Voltage |
|----------------|-----------------|
| VDDARM, VDDSOC | 1.375V          |
| VDDHIGH, VSNVS | 3.0V            |
| USB_VBUS       | 5.0V            |
| NVCC_DRAM      | 1.5V            |
| NVCC_3.3V      | 3.3V            |
| NVCC_1.8V      | 1.8V            |





### i.MX6 Power Requirements – VDDARM, VDDSOC

- Datasheet Max Requirements for VDDARM:
  - 3920 mA (Based on Power Virus Operation)
  - 2270 mA (Based on Drhystone Operation)
- Datasheet Max Requirements for VDDSOC:
  - 1890 mA
- Typical Maximum Current Requirements (AN4509):
  - Showing three separate video outputs
    - 1080p Video playback HDMI
    - 1080p Video playback IPU Parallel port (LCD)
    - 3D graphics through LVDS port
    - VDDARM: 1625 mA
    - VDDSOC: 1250 mA





### i.MX6 Power Requirements – VDDHIGH, VSNVS

- Datasheet Max Requirements for VSNVS:
  - 300 uA
  - Pull Up resistors on VSNVS will add to current requirements
- Datasheet Max Requirements for VDDHIGH:
  - 160 mA
- Typical Maximum Current Requirements (AN4509):
  - VDDHIGH: 85 mA





### i.MX6 Power Requirements – DRAM, IO Pins

- Datasheet Max Requirements for DRAM:
  - 1900 mA
- Typical Maximum Current Requirements (AN4509):
  - DRAM: 1390 mA
- Datasheet requirements for IO Pins, use:
  - $-I(A) = N \times C \times V \times (0.5 \times F)$ 
    - N Number of IO pins supplied
    - C Equivalent external capacitive load (Farads)
    - V IO voltage (Volts)
    - (0.5 x F) Data change rate, where F = Frequency (Hz)
  - Typical = 2 3 mA for a 3.3V pin





### **Summary Power Requirements**

| Power Rail | Voltage | Typical | Maximum |
|------------|---------|---------|---------|
| VDDARM     | 1.375 V | 1625 mA | 3920 mA |
| VDDSOC     | 1.375 V | 1250 mA | 1890 mA |
| VDDHIGH    | 2.8V    | 85 mA   | 160 mA  |
| VSNVS      | 3.0 V   | -       | 300 uA  |
| DRAM       | 1.5 V   | 1390 mA | 1900 mA |
| USB        | 5.0 V   | 500 mA  | 530 mA  |
| I/O Pins   | 3.3 V   | 300 mA  | 500 mA* |
| I/O Pins   | 1.8 V   | 50 mA   | 275 mA* |





<sup>\*</sup> Maximum values are mutually exclusive

### **Typical Consumer Device Power Requirements**

| Function    | Voltage     | Typical       | Maximum      |
|-------------|-------------|---------------|--------------|
| SD Card     | 3.3 V       |               | 100 mA       |
| WIFI/BT     | 3.3 V       |               | 1000 mA      |
| 3G/4G Modem | 3.3 V       | 2000 mA       | 3000 mA      |
| LVDS        | 3.3 / 5 V   |               | 300 / 370 mA |
| HDMI        | 5 V         |               | 50 mA        |
| Ethernet    | 3.3 V       | 130 mA        |              |
| Audio       | 1.8 / 5 V   | 40 / 100 mA   | 80 / 530 mA  |
| SATA        | 5 V         | 500 - 1000 mA | 1500 mA      |
| eMMC        | 3.3 V       | 100 mA        | 200 mA       |
| CAN         | 5 V         |               | 70 mA        |
| GPS         | 1.5 / 3.3 V |               | 20 / 100 mA  |
| Camera      | 1.5 / 1.8 V |               | 150 / 20 mA  |





### **Grand Total Power Requirements**

| Voltage | Typical | Full Power |
|---------|---------|------------|
| 1.375 V | 1875 mA | 5800 mA    |
| 1.5 V   | 1500 mA | 2300 mA    |
| 1.8 V   | 100 mA  | 350 mA     |
| 3.0 V   | 160 mA  | 200 mA     |
| 3.3 V   | 2000 mA | 5000 mA    |
| 5.0 V   | 1500 mA | 3300 mA    |





### i.MX 6 System - Power Design Considerations

- Total System Power Requirements
  - Fully loaded system @ High power: 10A
  - Typical System requirements (5V source): 2.9A
  - Typical System requirements (3.7V source): 4.1A
- System Over-Voltage Protection
  - Select Power components with high voltage tolerance
  - Design Over-Voltage protection sub-system
  - User battery charging circuit with protection.
- Power On Sequencing
- System control functions
  - Stand-by, reduced power options





### i.MX 6 System - Power On/Off Sequencing

- Power On Sequencing
- VDD\_SNVS\_IN=
   VDDHIGH\_IN VDD\_SNVS\_IN < any other power supply(FSL suggest VDDHIGN\_IN power with VDD\_SNVS\_IN or in step 2)
- VDDARM\_IN<= (VDDSOC\_IN-1ms);</li> Vvddarm\_cap<=(Vvddsoc\_cap+50mV): If VDDARM\_IN and VDDSOC\_IN are connected to different external supply sources
- Power Off Sequencing N/A
- Notes:
- Need to ensure that there is no back voltage (leakage) from any supply on the board towards the 3.3 V supply (for example, from the external components that use both the 1.8 V and 3.3 V supplies)
- USB\_OTG\_VBUS and USB\_H1\_VBUS are not part of the power supply sequence and may be powered at any time





## IMX6DQ6SDLHDG: Table 2-6. Power and decouple recommendations

- VGEN5 for VDDHIGH\_IN and increase to 3V to align with datasheet
- Only one 22 µF bulk capacitor should be connected to each of these on-chip LDO regulator outputs:
- VDD\_ARM/23/SOC/PU\_CAP as near as possible with pins/vias. The distance should be less than 50mil between bulk cap and VDD\_xx\_CAP pins; ripple noise should be less than 5% Vp-p of supply voltage average value
- NVCC\_LVDS2P5 must be powered-on even when not using the LVDS interface because The DDR pre-drivers share the NVCC\_LVDS2P5 power rail with the LVDS interface





### i.MX6 Dual/Quad: 5v INPUT+PFUSE100:SDP





### i.MX6 Dual/Quad: 5v Discrete Power









#### **DDR Stress Test Tool**

What is DDR Stress Tester kit?

It is downloadable test application architecture. A program running on PC (DDR\_Stress\_Tester.exe, which running on Command Prompt window) will download the test image to target board's IRAM with the help of UART/USB connection. The test image will do the DDR stress test and the result will be sent to PC through UART/USB and be printed on the Command Prompt window.

- For mx6dq, mx6dls or mx6sl, UART is not supported.
- Support mx53, mx51, mx6dq, mx6dls and mx6sl.





#### DDR Stress Test Tool cont.

```
_ 🗆 ×
C:\WINDOWS\system32\cmd.exe
D:\My Project\iMX6DQ\DDR Stress Test\DDR_Stress_Tester_U0.042\binary>dir
Volume in drive D is Work
Volume Serial Number is 44DB-F232
Directory of D:\My Project\iMX6DQ\DDR Stress Test\DDR_Stress_Tester_U0.042\binary
03/11/2013 02:34 PM
03/11/2013 02:34 PM
03/11/2013 02:21 PM
12/25/2012 11:40 AM
                              504,832 DDR_Stress_Tester.exe
09/19/2011 01:07 PM
                               72.928 ddr-stress-test-mx51.bin
09/19/2011 01:08 PM
                               81,104 ddr-stress-test-mx53.bin
08/29/2012 04:10 PM
                               69,704 ddr-stress-test-mx6dl.bin
08/29/2012 04:05 PM
                               86,004 ddr-stress-test-mx6dq.bin
08/29/2012 03:55 PM
                               67,764 ddr-stress-test-mx6sl.bin
12/25/2012 10:47 AM
                               9,414 MX6Q_SabreSD_DDR3_register_programming_aid_v1.6.inc
              7 File(s)
                               891,750 bytes
              3 Dir(s) 13,718,409,216 bytes free
D:\My Project\iMX6DQ\DDR Stress Test\DDR_Stress_Tester_V0.042\binary>DDR_Stress_Tester -h
Usage: DDR_Stress_Tester [options]
Options:
                     Show this help
                     Display the version
                     Select target(mx51,mx53, mx6x)
       <string>
                     Input ddr initialization script file(*.inc)
                     select the PC's UART to be used(1,2,3...), for mx51/mx53 only
                     select the PC's USB to be used
  -usb
 For mx6x, UART is not supported and USB is the default option.
 Usage example:
   DDR_Stress_Tester -t mx53 -df mx53_ddr_script_filename -com 4
   DDR_Stress_Tester -t mx53 -df mx53_ddr_script_filename -usb
   DDR_Stress_Tester -t mx6x -df mx6x_ddr_script_filename
D:\My Project\iMX6DQ\DDR Stress Test\DDR_Stress_Tester_V0.042\binary>
```

#### Test Log Link











#### **IOMUX Tool**

Application Window Overview







#### Download and Install the Microsoft .NET Framework 4.0

http://msdn.microsoft.com/en-us/netframework/aa569263







### Select Modules and Signals for Board

- Check the UARTS: UART1, UART2 and UART3.
- Expand all signals under UART3.



### **Accessing Muxed-Signal Info**







### **Accessing Muxed-Signal Info**







#### **Resolve Conflicting Signals**

Select ALT4 – EIM\_D30(J20) for UART3/CTS. Select ALT4 – EIM\_D31(H21) for UART3/RTS. Select ALT2 – SD4\_CLK(E16) for UART3/RXD\_MUX. Select ALT2 – SD4\_CMD(B17) for UART3/TXD\_MUX.





### Adding Comments for Clarity

- Right-click the UART2/TXD\_MUX row in the Signals tab to bring up the context menu.
- Clicking on the menu will bring up a text entry field where the user may enter text.



## **Adding Comments for Clarity**







### **Ball Diagram View**







#### Pads "Spreadsheet" View







#### **Configuring IOMUXC Registers**

- Select UART3/RXD\_MUX in the left-hand pane.
- All of the IOMUXC Registers associated with the AD4\_CLK(E16) pad are shown on the Registers Tab in the right-hand pane.



#### Drag a Signal to another Module







### **Rename Signal to Match Schematics**







#### **CAN1 Module with All Signals**

Comments auto-generated to denote original Module/Signal.







#### **Code Reflects Added Signals**

Basic Code Style as a Tooltip.







### **Generate Configuration Code**

- Several Code-Styles available in the Code Menu.
- Examples are shown in the User's Guide.
- Click "Generate Code" to create the files for the current design.

















### i.MX6 Hardware bring up: Doc&Tools.

- IMX6DQ6SDLHDG.pdf: Chapter 8 Avoiding Board Bring-up Problems.
- IMX6XRM.pdf:Chapter7 System Boot, Chapter 60:System Reset Controller(SRC)
- MFG tools, DDR test tools.
- · USB line;有源可限流电源,万用表,示波器





# i.MX6 Hardware bring up: Step 1 目视检查

- 检查主要器件是否有错贴的情况,比如说二极管,三极管,有没有安装位置反向或旋转的问题。
- 可以在PCBA时使用X光检查,有条件的使用BSDL检查来确认焊接与连线





### i.MX6 Hardware bring up: Step 2 电源检查

- 使用万用表. 先空板检查每个电源有没有对地短路的情况。
- 使用限流电源上电,检查i.MX6每路电源的电压是否符合我们datasheet要求,量测电压是要求在电源输出端和i.MX6电源输入端(越近越好,如在滤波电容上量测)都量测一下,以避免IR跌落。VDD\_ARM/SOC\_IN供给i.MX6内部逻辑电路,需要仔细检查,VDD\_SNVS\_IN,NVCC\_JTAG,NVCC\_DRAM也对正常启动很重要,NVCC\_LVDS2V5也供给了DDR I/O Pads,也必须要正常供给。
- i.MX6在各路电源稳定后,才能释放reset(POR\_B)。
- 如前电源上电时序要求,检查上电时序。





## i.MX6 Hardware bring up: Step 3 时钟检查

- •一般在电源电压正确,无跌落,24Mhz和32K晶体会自动起振。
- •可使用示波器量测这两个时钟,如果24Mhz不工作,则系统不能启动,如果外部没有32K,或32K不工作,则i.MX6会自动使用内部晶振,但根据newerrata IM6DQCE Rev. 4, 07/2014: ERR007926 ROM: 32 kHz internal oscillator timing inaccuracy may affect SD/MMC, NAND, and OneNAND boot,由于内部rom code的GPT使用这个时钟,而GPT被用于外设访问中一些event和timeout控制,所以不稳定的时钟有可能导致rom codes读取外设失败,所以请参考errata fix solution:使用外部时钟,或如果使用32K晶体,要加reset时钟芯片等待32K稳定。





- 一般硬件工程师需要准备三份文档描述板级设计
- 电源文档: 每一路电源的源,供给到? 输出,输入电压,测量点,时序。如SDP schematic:

|         | Voltage | Power Up<br>Sequence | Current<br>Drawn (mA) | SYS 4V2<br>Current<br>(mA) | NOTES               |
|---------|---------|----------------------|-----------------------|----------------------------|---------------------|
| SW1A    | 1.375   | 1                    | 2155                  | 1001                       |                     |
| SW1B    | 1.373   |                      | 2133                  | 1001                       |                     |
| SW1C    | 1.375   | 2                    | 1590                  | 739                        |                     |
| SW2     | 3.3     | 5                    | 653                   | 728                        |                     |
| SW3A    | 1.5     | 3                    | 1500                  | 760                        |                     |
| SW3B    | 1.5     |                      | 1300                  | 700                        |                     |
| SW4     | 3.15    | 6                    | 200                   | 213                        |                     |
| SWBST   | 5.0     | 13                   | 300                   | 507                        |                     |
| VGEN1   | 1.5     | 9                    | 100                   | 0                          | Supplied from SW4   |
| VGEN2   | 1.5     | 10                   | 250                   | 0                          | Supplied from SW4   |
| VGEN3   | 2.8     | 11                   | 70                    | 66                         |                     |
| VGEN4   | 1.8     | 12                   | 310                   | 189                        |                     |
| VGEN5   | 2.8     | 10                   | 75                    | 71                         | See Note on Page 20 |
| VGEN6   | 3.3     | 8                    | 160                   | 178                        |                     |
| VSNVS   | 3.0     | 0                    | 0.2                   | 0                          |                     |
| VREFDDR | 0.75    | 3                    | 10                    | 3                          |                     |

|        |            | 3131EI       | VI POWER RA       |                               |                                                                                 |
|--------|------------|--------------|-------------------|-------------------------------|---------------------------------------------------------------------------------|
| Voltge | Rail Name  | Block        | Generated By      | Current<br>Capability<br>(mA) | NOTES                                                                           |
|        | PMIC_5V    | USB          |                   |                               |                                                                                 |
|        |            | LVDS1        | PF0100 SWBST      | 600                           |                                                                                 |
| 5.0    |            | HDMI         |                   | 8 8                           |                                                                                 |
|        |            | SATA         | 1                 | 1000                          |                                                                                 |
|        | AUX_5V     | EVDSO        | MAX8815           |                               |                                                                                 |
|        | 150.5      | CAN          |                   |                               |                                                                                 |
|        | 100        | EMMC         |                   | (7 - 57                       | NVCC_LCD<br>NVCC_EIM0/1/2<br>NVCC_GPIO<br>NVCC_SD2/3<br>NVCC_NANDF<br>NAND_ITAG |
|        |            | SD3          | 1                 | 2000                          |                                                                                 |
|        |            | NOR          | 1                 |                               |                                                                                 |
|        |            | SATA         |                   |                               |                                                                                 |
| 3.3    | GEN_3V3    | LVDS         | PF0100 SW2        |                               |                                                                                 |
| 100    |            | HDMI         |                   |                               |                                                                                 |
|        |            | MIPI         | 1                 |                               |                                                                                 |
|        |            | mPCle        | 1                 |                               |                                                                                 |
|        |            | SENSORS      |                   | 9 9                           |                                                                                 |
|        | VGEN6_3V3  | ETH          | PF0100 VGEN6      | 200                           | NVCC_ENET                                                                       |
|        | AUX_3V15   | EXP HDR      | 100790000000      | 1000                          | Supplies:                                                                       |
| 3.15   |            | TOUCH        | PF0100 SW4        |                               | VGEN1                                                                           |
|        | a 4        | GPS          |                   | 2                             | VGEN2                                                                           |
| 2.8    | VDDHIGH_IN | IMX6         | PF0100 VGEN5      | 100                           |                                                                                 |
| 2.0    | VGEN3_2V5  | CAMERA       | PF0100 VGEN3      | 100                           |                                                                                 |
|        | GEN_2VS    | SATA         |                   | TBD                           | VGEN1<br>VGEN2<br>NVCC_MIPI                                                     |
| 2.5    |            | HDMI         | VDDHIGH_CAP       |                               |                                                                                 |
|        |            | MIPI         |                   |                               |                                                                                 |
|        |            | mPCie        |                   |                               |                                                                                 |
|        | GEN_1V8    | AUDIO        |                   |                               | NVCC_SD1<br>NVCC_CSI                                                            |
| 1.8    |            | CAMERA       | PF0100 VGEN4      | 350                           |                                                                                 |
|        |            | ACC          |                   |                               | 250                                                                             |
|        | VGEN2_1V5  | CAMERA       | PF0100VGEN2       | 250                           |                                                                                 |
| 1.5    | VGEN1_1V5  | GPS<br>mPCle | PF0100 VGEN1      | 100                           |                                                                                 |
|        | DDR_1V5    | DDR          | PF0100 SW3A/8     | 2500                          |                                                                                 |
| 1.375  | VDDCORE    | ARMCORE      | PF0100 SW1A/B     | 2500                          |                                                                                 |
| 1.375  | VDDSOC     | VDDSOC       | PF0100 SW1C       | 1750                          | E2-                                                                             |
| 0.75   | VREFDDR    | DDR:         | PF0100<br>VREFDDR | 10                            |                                                                                 |





· IOMUX文档: 可以使用iomux工具导出,也可以手动准备,内容最好包括:

| 管脚名脚        | 管序号 | 网络名      | IOMUX | 用于       |
|-------------|-----|----------|-------|----------|
| CSIO_DATA10 | M1  | UART1_TX | ALT3  | UART1_TX |

以方便软件工程师配置IOMUX,这个表应该至少包括所有数字管脚,软件工程师根据这个表来配置iomux文件: arch\arm\mach-mx6\Board-mx6q\_sabersd.h

```
static\ iomux\_v3\_cfg\_t\ mx6q\_sabresd\_pads[]\ =\ \{
```

• • •

```
/* UART1 for debug */
MX6Q_PAD_CSI0_DAT10__UART1_TXD, //CSI0_DAT10为管脚名, UART1_TX会功能名。
```

#### Notes:

- 1 i.MX6基本所有的可做为GPIO 的pin在reset状态下都是iomux设为gpio, gpio设为输入高阻, iopad 设为100K上拉的.
- 2 i.MX6的datasheet中也列出了一些例外:For most of the signals, the state during reset is same as the state after reset, However, there are few signals for which the state during reset is different from the state after reset: EIM\_A16~A25, EIM\_DA0~DA15, EIM\_EB1~EB3, EIM\_LBA/RW/WAIT, GPIO\_17/19, KEY\_COLO, 请注意有一些pin是用于boot gpio的.





・Boot\_Cfg文档:说明Boot\_cfg配置,以SDP的eMMC boot为例

| Fuse           | SBMR1    | 定义                                                    | GPIO管脚          | <b>默</b> 认<br>值 | 设置<br>值 | <b>默</b> 认值定义                                                                                                                                        |
|----------------|----------|-------------------------------------------------------|-----------------|-----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| BOOT_CFG1[7:6] | Bit7_6   | <b>启</b> 动设备接口                                        | EIM_DA7_6       | 00              | 01      | 01: Boot from USDHC                                                                                                                                  |
| BOOT_CFG1[5]   | bit5     | SD/MMC Sel                                            | EIM_DA5         | 0               | 1       | 0: SD/eSD/SDXC; 1: MMC/eMMC                                                                                                                          |
| BOOT_CFG1[4]   | bit4     | Fast Boot Suppo                                       | EIM_DA4         | 0               | 0       | 0:Normal Boot; 1: Fast Boot                                                                                                                          |
| BOOT_CFG1[3:2] | bit3_2   | SD/MMC速度模<br>式                                        | EIM_DA3_2       | 00              | 00      | MMC: 0x: High Speed Mode;1x:Normal Speed Mode SD: 0x: High/Normal; 10:SDR50; 11:SDR104                                                               |
| BOOT_CFG1[1]   | bit1     | SD Power Cycle<br>eMMC Reset                          | EIM_DA1         | 0               | 0       | MMC: 0:eMMC reset disabled. 1:eMMC reset enabled via SD_RST pad(on USDHC3/4) SD: 0: No power cycle 1:Power cycle enabled vis SD_RST pad(on USDHC3/4) |
| BOOT_CFG1[0]   | bit0     | SD Loopback<br>Clock Source<br>Sel(SDR50/104<br>only) | EIM_DA0         | 0               | 0       | 0: through SD pad<br>1: direct                                                                                                                       |
| BOOT_CFG2[7:5] | bit15_13 | Bus Width/SD<br>Calibration Step                      | EIM_DA15~<br>13 | 000             | 010     | SD: Bus Width: xx0:1bit; xx1:4bit. SD Calibration Step: 00x~11x:1~3 delay cells MMC 000~010: 1,4,8bit. 101~110: 4,8bit DDR(MMC4.4)                   |

| Fuse           | SBMR1    | 定义                                                               | GPIO管脚          | 默认值 | 设置<br>值 | 默认值定义                                                                                                                                                   |
|----------------|----------|------------------------------------------------------------------|-----------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| BOOT_CFG2[4:3] | Bit12_11 | 启动设备接口                                                           | EIM_DA12_<br>11 | 00  | 11      | 00~11: USDHC1~4                                                                                                                                         |
| BOOT_CFG2[2]   | Bit10    | DLL<br>Override(eMMC)                                            | EIM_DA10        | 0   | 0       | 0: Boot ROM default;<br>1:Apply value per fuse MMC_DLL_DLY[6:0]                                                                                         |
| BOOT_CFG2[1]   | Bit9     | Boot ACK<br>disable/Pull<br>down During<br>Power Cycle<br>Enable | EIM_DA9         | 0   | 0       | MMC: 0: Boot ACK Enabled; 1:Boot ACK Disabled. SD: 0:Use the default SD pad settings during power cycle. 1: Set Pull down on SD pads during power cycle |
| BOOT_CFG2[0]   | bit8     | Override Pad<br>Settings                                         | EIM_DA8         | 0   | 0       | 0:Use the default values. 1: Use PAD_SETTINGS values.                                                                                                   |

#### SDP的Boot Select为: 所以eMMC启动的SBMR1=0Xxxx5860

Boot Select Table

| 8                | 7            | 6            | 5         | 4         | 3         | 2             | 1         |  |
|------------------|--------------|--------------|-----------|-----------|-----------|---------------|-----------|--|
| BT_CFG1_7        | BT_CFG1_6    | BT_CFG1_5    | BT_CFG1_4 | BT_CFG2_6 | BT_CFG2_5 | BT_CFG2_4     | BT_CFG2_3 |  |
|                  |              | -            |           | X 0 =     | 1-bit     | 01 = SD2 Boot |           |  |
|                  | 011X = MMC/  | e M M C Boot |           | X1 =      | 4-bit     | 10 = SD3 Boot |           |  |
|                  |              |              |           | 10 =      | 8-bit     | 11 = SD4 Boot |           |  |
|                  |              |              |           | ×0 -      | 1-bit     | 01 = SD2 Boot |           |  |
|                  | 010X = SD/eS | D Boot       |           |           | 4-bit     | 10 = SD3 Boot |           |  |
|                  |              |              |           | X1 =      | 4-011     | 11 = SD4 Boot |           |  |
| 0010 = SATA Boot |              |              |           | X         | Х         | Х             | 0         |  |





# i.MX6 Hardware bring up: Step 5 确认启动配置

i.MX6在上电正确,时钟正确,POR正确后,会首先执行内部的ROM codes,这个ROM codes,首先会读取SBMR2寄存器的值,来判断启动模式,如果为下载模式,则进入下载模式。如果为正常启动模式则会根据读取SBMR1寄存器的值来初始化相应启动设备的控制器,并尝试去读取相应设备上的镜像,并认证。如果认证成功,则根据镜像开头的数据结构来初始化外部DDR,然后将镜像拷贝到外存,并跳转到外存执行bootloader。如果镜像认证失败,则又进入下载模式。

进入下载模式后,i.MX6会通过USB OTG口与host PC联系,并报告为一个HID设备。所以从PC上可以看到一个USB HID设备信息。如果有这个信息报出,证明i.MX6的最小系统工作了(电源,时钟,POR,内部ROM codes已经执行并进入了下载模式)。



**如果我**们已经设置为正常启动模式,并且配置boot\_cfg相应的GPIO,则可以使用示波器量测启动设备上相应的时钟:

- · Nand: CE pin for read enable clock
- SPI-NOR:Slave Select or Clock pin.
- MMC/SD: SD\_CLK pin.

如果有时钟,则说明ROM codes已经开始读取相应启动设备,硬件Boot\_cfg GPIO配置是正确的。如果没有,则说明Boot\_cfg GPIO配置可能有问题,需要再次检查硬件。





# i.MX6 Hardware bring up: Step 6 测试外部内存

- i.MX6最小系统工作以后,下一步需要保证外部内存已经工作了,这样才可以确保bootloader软件可以工作。所以接下来需要测试外部DDR.
- ・根据DDR datasheet,使用Mx6DQSDL DDR3 Script Aid工具来生成DDR初始化 脚本。
- 连接硬件,运行 DDR\_Stress\_Tester.exe
- -t mx6x -df MX6QD\_SabreSD\_DDR3
  \_528MHz\_64bit.inc, 根据提示来校准DDR
  及进行压力测试。如果压力测试通过,则
  说明外部DDR工作正常。
- DDR测试详细请参看文档MX6X\_DDR3\_ 调校\_应用手册\_V1.doc
- DDR初始化脚本可作为bootloader中的DDR 初始化数据结构用,在文件:uboot\board\freescale\mx6q\_sabersd\flash\_header.s
- ·使用\u-boot-2009.08\include\configs\mx6q\_sabresd\_iram.h可以编译出基于内部iRam运行的uboot,对比运行在外部DDR的uboot可以判断是否为外部DDR问题。







# i.MX6 Hardware bring up: 完成

以上步骤完成后,则可以初步说明i.MX6系统(i.MX6, 电源,外部DDR)工作正常。可以进行接下来的软件bring up工作。软件定制基本包括:

- ·根据DDR初始化脚本来配置uboot的flash\_header数据结构。
- · 根据IOMUX文档来配置uboot和内核的iomux数组。
- 根据板级的外设情况来准备一个相对较小的内核,并编译出MFG和正常内核。
- 使用MFG烧写启动设备,调试MFG内核。
- 烧写成功后, 启动, 如果有uboot串口消息打出. 则可以使用串口消息来继续调试。





# i.MX6 Hardware bring up: 一些调试方法 1:确认启动配置

刚才说到可以通过量测启动设备相应的管脚clock信号来判断Boot\_cfg设置是否正确,而如果 MFG及MFG镜像可以工作,也可以使用MFG直接读取SBMR1寄存器来获取:

- 1. 将MFG的uboot换成正常启动的uboot, 即替换掉 \Mfgtools-Rel-4.1.0\_130816\_MX6Q\_UPDATER\Profiles\MX6Q Linux Update\OS Firmware\ u-boot-mx6qsabresd.bin(MFG的uboot和正常启动的uboot对比一个不同就是MFG的uboot取消了等待3S输 入的功能, 而正常的uboot可以)
- 2. 启动板子,进入下载模式(boot mode为下载,或是启动镜像认证失败都会进入)。
- 3. 进入下载模式后就可以运行MFG,将正常启动的uboot镜像下载到外部内存并运行起来。
- 4. 在串口上键入"空格",停下uboot,然后使用uboot的"md"命令就可以读取sbmr1寄存器:"md 020d8004" (sbmr1寄存器地址),在SDP, eMMC 启动时为0x00005860,与上文我们配置的一致。

所以总结下来如果系统因为启动模式不对而进入到下载模式,我们可以通过MFG来精确确认 SBMR1寄存器值,从而了解是那些Boot\_Cfg GPIO配置不对。











www.Freescale.com