# NUMA Page split

# Improving Memory Management in the Linux Kernel for NUMA Architectures

Clément Gachod
Advisors: Julia Lawall, Jean-Pierre Lozi
Chair of Computer Systems
<a href="https://dse.in.tum.de/">https://dse.in.tum.de/</a>



# Non Uniform Memory Access (NUMA)



- Hardware resources are split into physically disjoint nodes
- Can be within a single chip or on a machine with several CPUs
- Essentially horizontal scaling for hardware





- Remote wire delay have limited performance impact, usually below 30%1
- Memory congestion on the other hand can cause severe slowdowns<sup>1</sup>



(b) Absolute perf. difference for multi-thread versions of applications between First-touch (F) and interleaving (I).



**Figure 3.** Traffic imbalance under first-touch (left) and interleaving (right) for *Streamcluster*. Nodes and links bearing the majority of the traffic are shown proportionately larger in size and in brighter colours. The percentage values show the fraction of memory requests destined for each node. The figure is drawn to scale.

<sup>&</sup>lt;sup>1</sup> Traffic Management: A Holistic Approach to Memory Placement on NUMA Systems - Mohammad Dashti et al. - 2013



- In an asymmetric hardware topology, task placement can have a substantial impact on performance<sup>2</sup>
- It can even be faster to go through a 3rd node rather than directly to the target node<sup>2</sup>



Figure 2: Performance difference between the best, and worst thread placement with respect to the average thread placement on Machine A. Applications run with 24 threads on three nodes. Graph500, specjbb, streamcluster, pca and facerec are highly affected by the choice of nodes and are shown separately with a different y-axis range.

<sup>&</sup>lt;sup>2</sup> Thread and Memory Placement on NUMA Systems: Asymmetry Matters - Baptiste Lepers et al. - 2015



- More generally, optimal task placement can vary widely between architectures<sup>3</sup>
- Can be almost impossible to predict the best placement without prior measurements<sup>3</sup>



Figure 2: The two systems used in our study. The first is a quad AMD Opteron 6272. It has eight NUMA nodes (schematically shown in Figure 2a) connected with an asymmetric interconnect (Figure 2b) and a total of 64 cores. Pairs of cores share the instruction front-end, L2 cache, and floating point units. The second system is a quad Intel Xeon E7-4830 v3 with four NUMA nodes (Figure 2c) and 96 hardware threads (12 physical cores per node with SMT). The interconnect (not shown) is symmetric.

<sup>&</sup>lt;sup>3</sup> Placement of Virtual Containers on NUMA systems: A Practical and Comprehensive Model - Justin Funston et al. - 2018



- More generally, optimal task placement can vary widely between architectures<sup>3</sup>
- Can be almost impossible to predict the best placement without prior measurements<sup>3</sup>



Figure 1: Throughput of the WiredTiger key-value store on two NUMA systems.

<sup>&</sup>lt;sup>3</sup> Placement of Virtual Containers on NUMA systems: A Practical and Comprehensive Model - Justin Funston et al. - 2018



- Current solution in the Linux kernel: automatic NUMA balancing
- Aims at dynamically optimizing thread and memory placement on NUMA hardware
- 3 steps process:
  - Record memory accesses referred to as "scanning"
  - Move memory closer to CPUs
  - Move tasks closer to memory

#### Moving memory and tasks happen as follows:

- Memory pages are migrated if they are accessed from the same (remote) node twice in a row
- Task migration on the other hand relies on NUMA hinting fault statistics: a per-process counter keeps track of the number of faults on each node
  - A task will try to migrate to the node that generates the largest number of page faults
  - However it still needs to find a cpu on this node, either idle or running a process that can be swapped with the current one

ТИП

Diagram of the "scanning" phase of automatic NUMA balancing







- Hypothesis: automatic NUMA balancing does not improve / degrades performance on certain workloads
- Testing protocol:
  - NAS benchmarks : multicore, wide range of memory access paterns
  - trace-cmd: record execution trace
- Parameters:
  - NAS benchmark application
  - Data size
  - Machine
  - Thread pinning configuration
- 1st set of results: performance with vs without automatic NUMA balancing
- **2nd set of results**: performance variation between thread pinning configurations



Comparison of Average Runtime Bewteen NUMA Balancing ON and OFF - Averaged over all pinning configurations
Positive values means NUMA balancing is worse





Variation of average runtime compared to pinning configuration "sockorder" Averaged over all tested NAS benchmarks - automatic NUMA balancing disabled





#### Conclusion :

- Automatic NUMA balancing can indeed underperform under certain workloads
- Need for a more in-depth analysis to find the root causes

#### Other important takeaway :

- Sequential thread pinning configuration performs consistently worse than sockorder
- No apparent reason for that
- Easier to investigate because of better replicability compared to no thread pinning

# Profiling



- **Goal**: Account for difference in performance between sequential and sockorder pinnings
- Focus on CG with size C
- **1st hypothesis**: false cache sharing
  - Spaced out data to test the hypothesis
  - Showed it was **not** the reason for performance difference between pinning configurations
- Analyze correlation between runtime and various system events
  - 98+ % correlation with metric [L3 misses fetched from remote dram / all L3 misses]
- Identify patterns in memory accesses responsible for performance
  - Very large memory allocation blocks : transparent huge pages
  - False sharing of huge pages: several nodes access disjoint set of pages within the huge page
  - Many of the remote dram L<sub>3</sub> miss events happen in false sharing configurations
- **Conclusion**: Need to address the false sharing of huge pages







# Profiling





# Profiling





## Proof of Concept



 Make use of automatic NUMA balancing logic to split transparent huge pages shared between nodes

#### - Optimizations:

- Reapply NUMA page
   protection on split pages:
   trigger a page fault next time
   they are accessed
- Reset NUMA counters of split pages: migrate on accessing node at next page fault
- Migrate faulting page directly



# Open questions



#### Automatic NUMA balancing:

- Is the efficiency of automatic NUMA balancing also poor on applications other than NAS benchmarks or is it just an exception?

#### Memory access patterns:

- Are remote dram L<sub>3</sub> cache misses also a cause of slowdowns on other benchmarks and / or other NUMA architectures?
- What proportion of remote dram L3 cache misses is caused by huge page false sharing?
- Is huge page false sharing the cause of other performance issues?
- How often does huge page false sharing happen? Is it specific to the CG benchmark?

### Summary



#### Automatic NUMA balancing does not perform as good as expected

Reduces performance for most of the NAS benchmarks

# L3 misses fetched from remote dram seem to be the main performance bottleneck for certain applications on Intel machines

- Found a particularly high correlation with runtime
- In our case they were partly caused by false sharing of transparent huge pages

# We have designed and implemented a Linux kernel patch that splits transparent huge pages shared between several NUMA nodes

- It has shown performance improvements but only in specific sptiatuin
- Is it applicable for a wider range of computing loads?