# Principles and Efficient Implementation of Charge Replacement in Hybrid Electrical Energy Storage Systems

Qing Xie, Student Member, IEEE, Younghyun Kim, Member, IEEE, Yanzhi Wang, Student Member, IEEE, Jaemin Kim, Student Member, IEEE, Naehyuck Chang, Fellow, IEEE, and Massoud Pedram, Fellow, IEEE

Abstract—Hybrid electrical energy storage systems (HEES) are comprised of multiple banks of inhomogeneous EES elements with difference characteristics. They have been proposed to achieve desired performance metrics of an ideal energy storage device, i.e., high energy capacity, high output power level, low self-discharge, low cost, and long service life. Implementation of appropriate charge management policies enables efficient storage and retrieval of the electrical energy, attaining performance metrics that are close to the respective best values across the constituent EES elements in the HEES system. This paper addresses a global charge replacement problem in HEES systems, namely, how to dynamically select a subset of the EES banks and discharge them to meet the load power demand in a prespecified amount of time. Precisely, the global charge replacement optimization problem is formulated as a mixed-integer nonlinear programming problem, and a hierarchical algorithm is presented to efficiently solve this problem. At the top level the proposed algorithm considers the complete discharging process and allocates the load demand among all available EES banks, whereas at the bottom level it employs convex optimization methods to solve for discharging currents and the voltage level of a shared charger transfer interconnect. A prototype HEES system has been built to demonstrate the energy benefits brought by HEES systems and the efficacy of the proposed charge replacement algorithm.

*Index Terms*—Batteries, charge management, charge replacement, energy efficiency, energy storage system (ESS), hybrid electrical energy storage system (HEES), prototype.

#### I. INTRODUCTION

E LECTRICAL energy generation and consumption rates are typically not matched with each other. Electrical

Manuscript received June 15, 2013; revised September 10, 2013 and November 22, 2013; accepted December 2, 2013. Date of publication December 23, 2013; date of current version July 8, 2014. This work was supported in part by grants from the Software and Hardware Foundations of the Division of Computer and Communication Foundations, the U.S. National Science Foundation, the National Research Foundation of Korea Grant funded by the Korean Government (MEST), under Grant 2013035079, and the Institute of Computer Technology, Seoul National University. This paper was presented in part at the 17th Asia and South Pacific Design Automation Conference, Sydney, Australia, 2012. Recommended for publication by Associate Editor M. Ferdowsi.

- Q. Xie, Y. Wang, and M. Pedram are with the Department of Electrical Engineering, University of Southern California, Los Angeles, CA 90089 USA (e-mail: xqing@usc.edu; yanzhiwa@usc.edu; pedram@usc.edu).
- Y. Kim is with the School of Electrical and Computer Engineering, Purdue University, West Lafayette, IN 47907 USA (e-mail: yhkim1@purdue.edu).
- J. Kim and N. Chang are with the Department of Electrical Engineering and Computer Science, Seoul National University, Seoul 151-742, Korea (e-mail: jmkim@elpl.snu.ac.kr; naehyuck@elpl.snu.ac.kr).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TPEL.2013.2295601

energy storage (EES) systems store the excessive energy produced at certain times of the day and provide the energy during the peak load times as needed. EES systems [2], [3] increase the availability of the electrical energy, mitigate the supply-demand mismatches, and reduce the power generation capacity required to meet the peak power demand. Conventional EES systems only consist of a single type of EES element. Unfortunately, no available EES element can fulfill all the desired performance metrics of an ideal storage means (e.g., high power/energy density, low cost/weight per unit capacity, high round-trip efficiency, and long cycle life.) An obvious shortcoming of a homogeneous EES system is that the key figures of merit (normalized with respect to capacity) of the system cannot be any better than those of its constituent EES element.

Hybrid EES (HEES) systems [4], [5] are the EES systems that comprise of two or more inhomogeneous EES elements, where each type has its unique strengths and weaknesses. Yet, the HEES system can be designed so that it offers characteristics of an ideal storage, in much the same way that a hybrid memory hierarchy system in today's computer systems provides low access delay, high density, and low cost all at the same time. Based on the characteristics of the HEES system and power demand profiles of load devices (or power sources), charge management policies aiming to achieve near-optimal HEES system performance must be developed. Appropriate charge management policies, including charge migration, charge allocation, charge replacement, and EES bank reconfiguration, can exploit strengths of each type of EES element and achieve performance metrics that are superior to those of any of its individual EES elements [1], [6]–[14].

The charge replacement problem<sup>1</sup> in the HEES system is to adaptively select EES banks and determine discharging currents, from zero to a maximum limit, and voltage level settings on a *charge transfer interconnect* (CTI) so that the given load demand is met and the *charge replacement efficiency* is maximized. Note that the charge replacement efficiency denotes the ratio between the energy requested by load devices and the energy retrieved from the HEES system. In this paper, we provide a mathematical formulation for the *global charge replacement* (GCR) problem and propose an efficient algorithm to solve it near-optimally. Precisely, the GCR problem is formulated as an optimization problem where the objective function is the GCR

<sup>1</sup>Charge replacement implies discharge from EES elements to meet the load demands. This term is borrowed from the terminology used in the computer memory management literature.

efficiency and constraints are derived from laws of energy and charge conservations. We account for the energy loss due to the internal resistance of batteries, the power conversion energy loss, the rate capacity effect of batteries, and the self-discharge of supercapacitors. We solve the GCR problem using convex optimization methods while imposing an output power bound on battery banks in order to avoid discharging supercapacitor banks too quickly (which could in turn degrade the charge replacement efficiency).

We build a prototype HEES system with the purpose of exploring energy benefits brought by the HEES system and validating the efficacy of the proposed GCR policy. The prototype consists of three EES banks: one supercapacitor bank, one Li-ion battery bank, and one lead-acid battery bank. We connect them to the CTI, which also connects input sources and output loads through appropriate power converters. We first perform a characterization process to obtain characteristics of EES banks and power converters, and then derive the GCR policy based on the characterized information and load demand profiles. We implement the GCR policy to automatically control charging currents and voltage level settings for the CTI. We apply various types of representative load profiles with different durations to test the functionality of implementation and the performance of the proposed charge replacement algorithm. Experiments based on the realistic prototype system show improvements up to 11.1% and 24.7% in terms of the GCR efficiency against other HEES baselines and homogeneous EES baseline, respectively.

#### II. NOTATIONS

Table I lists symbols used in this paper.

#### III. HEES SYSTEMS

#### A. Related Work

The concept of hybrid power sources (energy storage systems) was first introduced in [15]. Subsequent researchers have invested considerable efforts to find the optimal architecture of a hybrid system. Direct-parallel connections of the battery and supercapacitor [16], [17] are simple but hve a major weakness, that is, the shared terminal voltage of both sources must be kept same. This weakness limits the utilization of supercapacitor capacity and disables the active current distribution control. Cascade dc-dc converters between the battery and supercapacitor [18] can isolate power sources and allow higher supercapacitor utilization. However, this design targeted a specific scenario in which the supercapacitor is used as a buffer of the battery all the time. Connecting both supercapacitor and battery to a dc-bus through distributed converters provides higher design flexibility [19], [20]. However, the previous dc-bus architectures do not change the dc-bus voltage, which prevents them from achieving a higher system efficiency. We generalize the HEES system architecture presented in [21]-[23], which allow individual control of each EES bank and voltage level settings on the DC-bus, to include multiple EES bank, dc inputs and outputs, and ac inputs and outputs.

#### TABLE I SYMBOLS USED IN THIS PAPER

| S                                                            | full set of all EES banks in HEES system              |
|--------------------------------------------------------------|-------------------------------------------------------|
| $T_s, T_e$                                                   | starting and ending time of the discharging process   |
| $S_{on}(t)$                                                  | selection set among all EES banks in HEES system      |
| $SoC_k(t)$                                                   | state of charge of the kth EES array                  |
| $V_{array,k}^{OC}(t)$                                        | open circuit voltage (OCV) of the kth EES array, an   |
| urray,k 💎                                                    | essential value obtained using theoretical modeling   |
| $V_{array,k}^{CC}(t)$                                        | closed circuit voltage (CCV) of the kth EES array,    |
| array,k 💙                                                    | measured at the terminal of the EES array             |
| $P_{CTI}(t)$                                                 | power delivered in the CTI                            |
| $V_{CTI}(t)$                                                 | voltage level on the CTI                              |
| $P_{load,j}(t)$                                              | power demand of the jth load device                   |
| $V_{load,j}(t)$                                              | working voltage of the jth load device                |
| $P_{d,j}(t)$                                                 | power loss in DC-DC converter for the jth load device |
| $P_{c,k}(t)$                                                 | power loss in the charger of the kth EES bank         |
| $P_{sd,k}(t)$                                                | power loss due to the self-discharge in the kth EES   |
| ,                                                            | bank                                                  |
| $P_{array,k}(t)$                                             | output power of the kth EES array                     |
| $P_{drawn,k}(t)$                                             | rate of energy decreases in the kth EES array         |
| $I_{bank,k}(t)$                                              | bank discharging current of the kth bank, measured at |
|                                                              | the downstream of the charger                         |
| $I_{array,k}(t)$                                             | array discharging current of the kth array, measured  |
|                                                              | at the upstream of the charger                        |
| $I_{eq,k}(t)$                                                | equivalent charging current of the kth EES array, an  |
|                                                              | essential value at which the battery loses charge     |
| $I_{sd,k}(t)$                                                | self-discharge current in the kth EES array           |
| $egin{aligned} I_{sd,k}(t) \ C_b^{full} \ C_b \end{aligned}$ | nominal capacity of the battery $(A \cdot h)$         |
| $C_b$                                                        | remaining capacity of a battery                       |
| γ                                                            | Peukert constant of the battery                       |
| $C_{cap}$                                                    | capacitance of a supercapacitor bank                  |
| τ                                                            | self-discharge time constant of a supercapacitor bank |
| $x_c$                                                        | binary indicator of the charger status (on/off)       |
| $\eta_{GCR}$                                                 | global charge replacement efficiency                  |
| $\eta_{ICR}$                                                 | instantaneous charge replacement efficiency           |
|                                                              |                                                       |

Proper HEES control policies are crucial to achieve better performance, including higher charging and discharging efficiency, less aging effect, and stronger fault-tolerant capability. A circuit model helps derive a desirable capacity ratio between the battery and supercapacitor to reduce the energy loss during the discharging process [24]. The configuration of supercapacitor and the load demand profiles were considered in optimizing the HEES capacity in [25]. However, none of these previous work is based on the general HEES architectures. The authors in [6], [7], [1], and [9] present the charge migration, charge allocation, and charge replacement for the HEES system and provide near-optimal solutions to maximize corresponding performance. A charge management policy to extend the battery lifetime using the HEES system is presented in [10]. The authors in [8] present a novel structure to adaptively reconfigure EES elements within an EES bank to achieve better performance. More general HEES architectures, including mesh-network bank connections and multiple CTIs, have been proposed in [11] and [12]. Researchers in [13] consider the capital cost of constructing a HEES system and maximize the return on investment, utilizing price differences during peak hours and off-peak hours. Authors of [14] combine HEES systems with energy-harvesting systems and reduce the overhead in dc-dc converters during the charging process. In this study, we present a near-optimal solution for the GCR problem, design the GCR policy, and implement it in the HEES prototype to explore the energy benefits brought by the HEES systems and validate the efficacy of the designed policy.



Fig. 1. Architecutre of HEES systems.

#### B. HEES System Architecture

A conceptual block diagram of the HEES system architecture is provided in Fig. 1. The system is comprised of multiple inhomogeneous EES banks connecting to each other through the CTI. Each EES bank contains an EES elements array and a bidirectional charger, which generates a desirable charging or discharging current of the corresponding EES array. The EES array within an EES bank consists of homogeneous EES elements. Since an individual EES element has low output voltage and small energy capacity, it is necessary to build an EES array with many series- and parallel-connected EES elements, in order to provide the desired output level and energy capacity. We consider a common setup such that each group of series-connected elements has equipped a cell balancer and some monitoring circuity (e.g., Coulomb counter). The cell balancer balances SoCs between those series-connected elements. Lots of work have dedicated to improving cell-balancing techniques [26], [27]. Monitoring circuity monitor and report EES element status (e.g., voltage, temperature, SoC, state-of-health (SoH), and so on). Considerable research efforts have been invested to develop an accurate and low computational-cost online SoC and SoH estimation methods [28]-[31]. Our study focuses on bank-level control in an HEES system and thus we assume that monitoring circuity in the EES array are well designed and provide reliable estimations of SoC and SoH.

All load devices are connected to the HEES system through dc-dc converters (for dc load devices) or dc-ac inverters (for AC load devices) because their terminal voltages are not compatible with the CTI voltage. Similarly, dc and grid power sources are also connected to the HEES system using unidirectional converters to maintain the voltage-level compatibility. We address the stability issue of the CTI voltage by properly designing charge management policies, which balances currents flowing toward and outward the CTI. However, in practice, the CTI voltage may still become unstable due to the discrepancy between incoming and outgoing currents during transient periods when the load or source current changes. In this case, either a dc source or the grid power source can be used to maintain the CTI voltage at the desired level. In the HEES prototype, we use an ac-dc rectifier to convert the grid power to dc power and a dc-dc converter to define the CTI voltage.

The charge management policies, shown by solid arrows in Fig. 1, control the EES bank configuration, EES bank selection, the CTI voltage, and charging or discharging current of each EES bank at each time instance. Charge management policies typically include the charge replacement [1], charge allocation [7], charge migration [6], [9], [12], and EES bank reconfiguration [8] policies. They are carefully designed to achieve better HEES system performance with the consideration of characteristics of EES banks and profiles of the power sources and load devices. For example, batteries typically have high energy capacity, low self-discharge, but rather low output power capacity, while supercapacitors are the opposite. Therefore, the charge allocation and replacement policies use the supercapacitor banks to shave peaks in power supply or load demand, leaving the rest of the power supply or demand to battery banks. According to the specific usage condition, the controller selects and applies appropriate policies among different charge management policies.

## C. HEES Prototype

We build an HEES prototype based on the HEES architecture, as shown in Fig. 2. The hardware part of the HEES prototype is comprised of three types of module: the EES bank module, the CTI module, and the converter module. For the software part, the user interface (UI) is designed using the LabVIEW, while control policies are implemented using the Mathscript [32] module of the LabVIEW.

- 1) EES Bank Module: The EES bank modules store the electrical energy. We install three representative EES bank modules: one supercapacitor bank, one Li-ion battery bank, and one lead-acid battery bank. We select these three types of EES elements as they have very distinct characteristics [4]. A supercapacitor has superior power capacity, but high leakage rate, very low energy capacity and it is very expensive. Li-ion battery is less expensive, but has good power capacity, low leakage rate and ultra-high energy capacity. A lead-acid battery is even cheaper than the Li-ion battery, while its other characteristics are inferior to those of the Li-ion battery.
- 2) CTI Module: The CTI module is the path for charge transfer between power sources, load devices, and EES banks. The voltage level setting in CTI affects the power conversion efficiency of chargers and power converters. Thus, it is very important to maintain the CTI voltage at a stable and appropriate level. We have used an ac–dc rectifier and unidirectional power converter in our prototype system to keep the CTI voltage stable by using the ac power source (i.e., the Grid). In addition, we also connect a large capacitance of 132,000  $\mu$ F to the CTI to minimize CTI voltage fluctuations even in the case of a rapid increase in the load demand. We select this CTI capacitance value as it properly maintains a stable CTI voltage when the load demand increases by 240 W. The power used to maintain a stable CTI voltage is negligible compared to HEES system power ratings.
- 3) Converter Module: This module contains an ac-dc rectifier for the grid power input, which are used to convert ac power into dc power. The dc power is in turn used to charge EES banks and maintain stable CTI voltage level settings. It also contains a



Fig. 2. Prototype of the proposed HEES system. (a) Front. (b) Back.

dc-ac inverter to support ac loads. DC-DC conversion can also be included into the system to provide capability in handling dc inputs and outputs.

4) UI and Control Unit: The UI is designed using the LabVIEW. The LabVIEW UI monitors the runtime status of the HEES prototype, including the CTI voltage, voltage and input/output current for each EES bank, and calculates the instantaneous charging or discharging efficiency using these information. The LabVIEW is also responsible for the top-level power management between the HEES prototype and the external power sources or load devices. In the current version of the prototype, the power management policies are implemented using the LabVIEW MathScript on a PC, which is connected to the HEES prototype through the control area network bus.

## IV. PROBLEM FORMULATION

## A. Charge Replacement Problem Description

Charge replacement policy selects EES banks to be discharged and determines the discharging current of each selected EES bank to support a given load demand. Effective charge replacement algorithms need to account for distinct characteristics of EES element arrays, conversion efficiencies of power converters, and load demand profiles. The best-suited EES banks and corresponding discharging currents may vary over time according to load demands and SoCs of storage arrays. The proposed charge replacement algorithm dynamically sets the discharging current of each EES bank to satisfy load demands, as well as maximize the GCR efficiency over the complete discharging process.

Fig. 3 shows the block diagram of HEES systems for the charge replacement problem. The HEES system is comprised of N inhomogeneous EES banks, denoted by a set  $S = \{1, 2, ..., N\}$ . The discharging process starts at time  $t = T_s$ 



Fig. 3. Block diagram of HEES systems for a charge replacement problem.

and ends at time  $t = T_e$ . At any time instance, a subset of all EES banks  $S_{on}(t) \in S$  are selected to provide power to CTI through their chargers. Note that in this paper, we do not consider charging the HEES system so all EES banks shown in Fig. 3 are discharging. We use  $V_{{
m array},k}^{
m OC}(t)$  and  $V_{{
m array},k}^{
m CC}(t)$  to denote the open-circuit terminal voltage (OCV) and the closedcircuit terminal voltage (CCV) of EES element array in the kth bank, respectively. Because of the internal resistance of the EES array, these two voltages are generally not equal. The discharging rate of each EES array is controlled by the charger in that bank. Each charger sets its downstream current to the desired level determined by the charge replacement policy. We name the downstream current of the kth charger as bank discharging *current*, denoted by  $I_{\text{bank},k}(t)$ , as it flows from the EES bank to the CTI. Meanwhile, the upstream current of the kth charger is named array discharging current, denoted by  $I_{array,k}(t)$ , because it goes from the EES array to the charger inside the EES bank. We account for the self-discharge power loss in the kth supercapacitor bank,  $P_{\mathrm{sd},k}(t)$ , conversion power loss in the kth



Fig. 4. Equivalent circuit model of Li-ion battery [33] for a discharging process.

charger,  $P_{c,k}(t)$ , and power loss in a dc–dc converter for the jth load device  $P_{d,j}(t)$ .

Mapping our HEES prototype in Fig. 2 to the general diagram in Fig. 3, we have three EES banks. The meters on the top left of bank module panels measure CCVs of the corresponding EES element arrays, while the meters on the right is the downstream current of the bidirectional charger of that bank. We distinguish the current direction by using positive values for charging currents and negative values for discharging currents. The energy is drawn from the EES banks, delivered to the CTI, and subsequently retrieved by load devices. We convert ac power into dc power and use a dc-dc converter to set the CTI voltage, which is displayed on the left on the CTI module panel. The middle and right readings on the CTI module panel are the total current flowing out from the CTI and the grid current (downstream current of the dc-dc converter, which is on the downstream of the ac-dc rectifier in Fig. 1), respectively. During the discharging process, charge replacement policy sets the discharging current of each EES bank such that the grid current of the ac-dc rectifier is zero, which means that all power requested by load devices is provided by the EES banks. In practice, we may observe transient nonzero, but small, ac-dc rectifier current when CTI voltage setting changes or the load demand fluctuates.

#### B. Bank Model

1) Battery Bank: The proposed charge replacement framework and optimization technique are general and can be applied to any type of battery banks with accurate battery models. Among the large amount of previous work focusing on the battery models, we adopt a circuit-based battery model [33] because 1) it is more suitable for a mathematical programming formulation and 2) it provides sufficient accuracy for estimating the battery's remaining capacity and OCV. Although this model is proposed for Li-ion battery, the lead-acid battery can be modeled in a similar way with a different set of parameters as well.

Fig. 4 shows a discharging process of a Li-ion battery with the circuit-based model in [33]. In this model, SoC is defined by normalizing the current battery capacity to its nominal capacity: SoC =  $C_b/C_b^{\rm full}$ . The battery OCV is modeled as a nonlinear function of SoC. Other parameters, such as internal resistance and capacitance of the battery, also depend on SoC. The relations are given by

$$V^{\text{OC}} = b_{11}e^{b_{12}\cdot\text{SoC}} + b_{13}(\text{SoC})^3 + b_{14}(\text{SoC})^2 + b_{15}\text{SoC} + b_{16}$$
$$R_s = b_{21}e^{b_{22}\cdot\text{SoC}} + b_{23}, \quad R_{ts} = b_{31}e^{b_{32}\cdot\text{SoC}} + b_{33}$$



Fig. 5. (a) Comparison of the circuit model simulation results with the measured battery terminal voltage of the lead-acid battery bank in the HEES prototype and (b) the conversion efficiency of a LTM4607 power converter.

$$C_{ts} = b_{41}e^{b_{42}\cdot\text{SoC}} + b_{43}, \quad R_{tl} = b_{51}e^{b_{52}\cdot\text{SoC}} + b_{53}$$

$$C_{tl} = b_{61}e^{b_{62}\cdot\text{SoC}} + b_{63}.$$
(1)

Fig. 5(a) validates the model accuracy by comparing the measured terminal voltage of the lead-acid battery bank in the HEES prototype with calculated values using this circuit model for the discharging process. As we mentioned previously, the OCV and CCV of a battery are generally not equal to each other. According to Fig. 4, the difference between two voltages is the voltage drop across the total internal resistances  $R_s$ ,  $R_{ts}$ , and  $R_{tl}$  of the battery. For a discharging process, we have

$$V^{\text{OC}}(t) = V^{\text{CC}}(t) + V_{tl}(t) + V_{ts}(t) + I_{\text{array}}(t) \cdot R_s.$$
 (2)

Note that the battery ages as it cycles, i.e., the capacity degrades and internal resistance increases. The battery information can be updated to account for the aging effect based on the SoH estimated by the management system inside the EES array.

The rate capacity effect of batteries explains how the available charge in a battery relates to the magnitude of the discharging current [34]. Peukert's Law is an empirical relation which relates the discharging time and discharging current to the change in the battery SoC. Peukert's Law is described as  $\Delta C_b = (I_{\rm array})^{\gamma} \cdot t$ , where t is the discharging time, and  $\gamma$  is the Peukert constant for the discharging process (it typically has a value between 1.05 and 1.3 depending on the type and condition of the battery.) The process is described as follows:

$$I_{\text{eq}}(t) = (I_{\text{array}}(t))^{\gamma}$$

$$SoC(t') = SoC(t) - \int_{t}^{t'} \frac{(I_{\text{eq}}(\tau) + I_{\text{sd}}(\tau))}{C_{b}^{\text{full}}} \cdot d\tau$$
 (3)

where  $I_{\rm eq}$  in (3) is the *equivalent discharging current* inside the kth EES array, considering the rate capacity effect.  $I_{\rm eq}$  reflects the rate that a battery loses its charge. According to (3),  $I_{\rm eq}$  is a convex function of  $I_{\rm array}$ . Typically, the self-discharge current  $I_{\rm sd}$  is very small, and thereby negligible in battery arrays. Thus, the energy drawn rate is

$$P_{\text{drawn}}(t) = V_{\text{array}}^{\text{OC}}(t) \cdot (I_{\text{array}}(t))^{\gamma}. \tag{4}$$

2) Supercapacitor Bank: Supercapacitor banks are commonly used to deal with the peak power demand or supply. The electrical circuit model of the supercapacitor consists of a capacitance,  $C_{\rm cap}$  and a series-connected small internal resistance  $R_{\rm series}$ . The SoC–OCV relation of the supercapacitor is derived since the charge stored in the supercapacitor is linearly



Fig. 6. Buck-boost converter circuit model.

proportional to the terminal voltage. The following relation between  $V^{\rm OC}(t)$  and  $V^{\rm CC}(t)$  for a discharging process is given by

$$V^{\text{OC}}(t) = V^{\text{CC}}(t) + I_{\text{array}}(t) \cdot R_{\text{series}}.$$
 (5)

The rate capacity effect is negligible for supercapacitors such that  $I_{\rm eq} \approx I_{\rm array}$ . In addition, the aging effect is also negligible for supercapacitors due to its superior cycle life [4].

A primary disadvantage of supercapacitors is their high self-discharge rate, compared to batteries. A supercapacitor typically loses more than 20% of its stored energy per day due to the self-discharge [35]. The voltage decay of a supercapacitor for a short-time interval  $\Delta t$  is given b

$$V^{\rm OC}(t + \Delta t) = V^{\rm OC}(t) \cdot e^{-\Delta t/\tau}$$
 (6)

where  $\tau$  is the self-discharge time constant. Using Taylor Expansion, the self-discharge power is given by

$$P_{\rm sd}(t) = C_{\rm cap} \frac{\left(V_{\rm array}^{\rm OC}(t)\right)^2}{\tau}.$$
 (7)

The energy decrease rate in the supercapacitor bank during the discharging process is given by

$$P_{\text{drawn}}(t) = V_{\text{array}}^{\text{OC}}(t) \cdot I_{\text{array}}(t) + P_{\text{sd}}(t). \tag{8}$$

3) Charger and DC-DC Converter: A charger is a power converter that regulates its downstream current to a desired value. In this paper, we use a pulse width modulation (PWM) buck-boost switching converter model as the charger model, as shown in Fig. 6. The upstream voltage, upstream current, downstream voltage, and downstream current of the charger are denoted by  $V_{\rm in}$ ,  $I_{\rm in}$ ,  $V_{\rm out}$ , and  $I_{\rm out}$ , respectively. Depending on the relation between  $V_{\mathrm{in}}$  and  $V_{\mathrm{out}}$ , the charger has two operating modes: the buck mode (if  $V_{\rm in} > V_{\rm out}$ ) and otherwise the boost mode. When the charger is turned ON, the power loss  $P_c^{\text{on}}$  of the charger consists of three components: conduction loss  $P_{\text{cdct}}$ , gate-drive loss  $P_{\rm dg}$ , and controller loss [36]. When the charger is turned OFF, the power loss is zero because the controller is turned OFF. Therefore, we denote the charger status using a binary variable  $x_c$  such that  $x_c = 1$  if the charger is turned ON and  $x_c = 0$  otherwise. The conversion power loss term  $P_c$  is given by

$$P_c = P_c^{\text{on}} \cdot x_c = (P_{\text{cdct}} + P_{\text{gd}} + P_{\text{ctrl}}) \cdot x_c. \tag{9}$$

Fig. 6 shows the schematic of the charger.  $R_L$  and  $R_C$  represent the equivalent series resistances of inductor L and capacitor C, respectively.  $R_{\rm swi}$  and  $Q_{\rm swi}$  are the turn-on resistance and gate charge of the ith MOSFET switch. In the buck mode, the

components of  $P_c$  are calculated as follows:

$$P_{\text{cdct}} = I_{\text{out}}^{2} \cdot (R_{L} + D \cdot R_{sw1} + (1 - D) \cdot R_{sw2} + R_{sw4})$$

$$+ \frac{(\Delta I)^{2}}{12} \cdot (R_{L} + D \cdot R_{sw1} + (1 - D) \cdot R_{sw2} + R_{sw4} + R_{C})$$

$$P_{\text{dg}} = V_{\text{in}} \cdot f_{s} \cdot (Q_{sw1} + Q_{sw2}),$$

$$P_{\text{ctrl}} = V_{\text{in}} \cdot I_{\text{controller}}$$
(10)

where  $D = V_{\rm out}/V_{\rm in}$  is the PWM duty ratio and  $\Delta I = V_{\rm out} \cdot (1-D)/(L_f \cdot f_s)$  is the maximum current ripple;  $f_s$  is the switching frequency;  $I_{\rm controller}$  is the operating current of the controller.

In the boost mode, the power loss components are given by

$$P_{\text{cdct}} = \left(\frac{I_{\text{out}}}{1 - D}\right)^{2} \cdot (R_{L} + DR_{sw3} + (1 - D)R_{sw4} + R_{sw1} + D(1 - D)R_{C}) + \frac{(\Delta I)^{2}}{12} \cdot (R_{L} + D \cdot R_{sw3} + (1 - D) \cdot R_{sw4} + R_{sw1} + (1 - D) \cdot R_{C})$$

$$P_{\text{dg}} = V_{\text{out}} \cdot f_{s} \cdot (Q_{sw3} + Q_{sw4})$$

$$P_{\text{ctrl}} = V_{\text{in}} \cdot I_{\text{controller}}$$
(11)

where  $D=1-V_{\rm in}/V_{\rm out}$  and  $\Delta I=V_{\rm in}\cdot D/(L_f\cdot f_s)$  in this case

We validate the charger model accuracy by comparing the simulated efficiency with the measured efficiency for an LTM4607 converter [37], which is a typical buck–boost converter. Fig. 5(b) shows that simulated efficiencies obtained using the converter model aforementioned match well with measured efficiencies. We use the same model for dc–dc converters which regulate the load voltages. The power loss of the jth dc–dc converter, denoted by  $P_{d,j}$ , is also calculated by  $(9)\sim(11)$  with different sets of parameters, and corresponding upstream/downstream voltages and currents.

### C. Optimization Problem Formulation

The charge replacement problem is constrained by laws of energy conservation. Let us consider a discharging process starting from  $T_s$  and ending at  $T_e$ . As illustrated in Fig. 3, the power delivered to the CTI is used to drive all load devices and corresponding dc–dc converters. For  $t \in [T_s, T_e]$ , we have

$$P_{\text{CTI}}(t) = V_{\text{CTI}}(t) \sum_{k=1}^{N} I_{\text{bank},k}(t) = \sum_{j=1}^{M} (P_{\text{load},j}(t) + P_{d,j}(t))$$
(12)

where N and M stand for the total number of EES banks and load devices, respectively. The power provided by the kth EES array consists of two parts: the power delivered to the CTI and the power loss in the charger. Thus, we have

$$P_{\text{array},k}(t) = V_{\text{array},k}^{\text{CC}}(t) \cdot I_{\text{array},k}(t) = V_{\text{CTI}}(t)$$
$$\cdot I_{\text{bank},k}(t) + P_{c,k}(t)$$
$$= V_{\text{CTI}}(t) \cdot I_{\text{bank},k}(t) + P_{c,k}^{\text{on}}(t) \cdot x_{c,k}(t). (13)$$

The initial OCVs of EES element arrays  $V_{\mathrm{array},k}^{\mathrm{OC}}(t)|_{t=0}$ ,  $\forall k \in S$  are known based on the initial SoCs of EES arrays, according to (1). We assume that the load profile, i.e.,  $P_{\mathrm{load},j}(t)$  and  $V_{\mathrm{load},j}(t)$  for  $t \in [T_s, T_e]$ , is given or predictable. The GCR optimization problem can be formulated as follows:

Given:  $V_{\text{array},k}^{\text{OC}}(t)|_{t=0}$ ,  $\forall k \in S$ ,  $V_{\text{load},j}(t)$  and  $P_{\text{load},j}(t)$  for  $1 \leq j \leq M$  and  $t \in [T_s, T_e]$ .

Find:  $V_{\text{CTI}}(t)$ ,  $S_{\text{on}}(t)$ , and  $I_{\text{bank},k}(t)$ , for  $\forall k \in S$  and  $t \in [T_s, T_e]$ .

Maximize: the GCR efficiency, defined as

$$\eta_{GCR} = \frac{\int_{T_s}^{T_e} \sum_{j=1}^{M} P_{\text{load},j}(t) dt}{\int_{T_s}^{T_e} \sum_{k=1}^{N} P_{\text{drawn},k}(t) dt}.$$
 (14)

Note that in (14)  $P_{\mathrm{load},j}(t)$  denotes the power requested by the jth load device at the downstream of its power converter. Thus, the nominator in (14) is a fixed value. Maximizing  $\eta_{\mathrm{GCR}}$  is equivalent to minimizing  $\int_{T_s}^{T_e} \sum_{k=1}^{N} P_{\mathrm{drawn},k}(t) dt$ .

Subject to:

- 1) energy conservation: (12), (13) are satisfied;
- 2) charge conservation: for the kth element array

$$SoC_k(t) = SoC_k(T_s) - \frac{1}{C_{b.k}^{\text{full}}} \int_{T_s}^t \frac{P_{\text{drawn},k}(\tau)}{V_{\text{array},k}^{\text{OC}}(\tau)} d\tau$$
 (15)

- 3) the OCV-SoC and OCV-CCV relations for battery (2), (3) and supercapacitor (5);
- the bank discharging current is no less than zero, and the array discharging current is no more than a maximum value

$$I_{\operatorname{bank},k}(t) \ge 0, I_{\operatorname{array},k}(t) \le I_{\operatorname{array},k}^{\operatorname{max}}, \forall t \in [0,T], \forall k \in S.$$
(16)

If  $I_{{\mathrm{bank}},k}(t)=0$ , the charger is turned OFF, i.e.,  $k\not\in S_{\mathrm{on}}(t).$ 

#### V. OPTIMIZATION METHOD

We solve the GCR optimization problem in three steps. First, we present an efficient heuristic for the *instantaneous charge* replacement (ICR) problem obtained by letting  $T_e \to T_s$  in the GCR problem formulation. Second, we globally consider the complete discharging process and derive discharging power bounds for battery banks to avoid greedy results. Finally, we solve the GCR problem in a discrete time space by solving an ICR problem at the beginning of each time slot with an additional constraint of discharging power bound.

### A. Instantaneous Charge Replacement

As the ICR problem implies that  $T_e \to T_s$ , we omit the time index t in the GCR problem formulation for simplicity

in writing. We have EES array OCVs  $V_{\mathrm{array},k}^{\mathrm{OC}}$ ,  $\forall k \in S$  derived from their SoCs, and the load profile  $P_{\mathrm{load},j}$  and  $V_{\mathrm{load},j}$  for  $1 \leq j \leq M$ . Optimization variables are  $S_{on}$  (or  $x_{c,k}, \forall k \in S$ ),  $V_{\mathrm{CTI}}$  and  $I_{\mathrm{bank},k}, \forall k \in S$ . We let  $T_e \to T_s$  in (14). The cost function for ICR is

$$P_{\text{drawn}}^{\text{total}} = \sum_{k=1}^{N} P_{\text{drawn},k} = \sum_{k=1}^{N} V_{\text{array},k}^{\text{OC}} \cdot (I_{\text{array},k})^{\gamma_k} + P_{\text{sd},k}.$$
(17)

We derive the constraints from (12), (13), and (16). The ICR optimization is a mixed-integer nonlinear programming problem due to the existence of binary variables  $x_{c,k}$  in (13). Thus, optimally solving the ICR problem is an NP-Complete problem.

We first consider the optimal discharging current determination (ODCD) problem, that is, finding the optimal  $I_{\text{bank},k}$ ,  $\forall k \in S_{\text{on}}$  to minimize  $P_{\text{drawn}}^{\text{total}}$ , under the condition that the selection set  $S_{\rm on}$ , CTI voltage  $V_{\rm CTI}$ , and  $V_{{\rm array},k}^{\rm CC}$  are given. In the ODCD problem, the charger power loss  $P_{c,k}$  is a quadratic function of  $I_{\text{bank},k}$  according to (9)–(11), and  $x_{c,k}$  is always one for  $k \in S_{\mathrm{on}}$ . Thus the array discharging current  $I_{\mathrm{array},k}$  becomes a convex function of  $I_{\text{bank},k}$  according to (13). In addition,  $\gamma_k$  is greater than (for battery arrays) or equal to (for supercapacitor arrays) one. Therefore, the cost function (17) becomes a convex function of  $I_{\text{bank},k}, \forall k \in S_{\text{on}}$  as well, due to the rules of convexity of composite functions [38]. Moreover, the inequality constraint (16) is convex, and the equality constraint (12) is affine over the control variables of  $I_{\text{bank},k}, \forall k \in S_{\text{on}}$ . The constraint (13) is already integrated into the objective function. Due to the aforementioned properties of the cost function and constrains, the ODCD problem is a convex optimization problem and can be solved using standard convex optimization tools in polynomial time. We propose the following three heuristics to solve the ODCD problem in an iterative manner, to determine  $S_{\text{on}}$ ,  $V_{\text{CTI}}$  and  $I_{\text{bank},k}$ ,  $\forall k \in S$  for the ICR problem.

Heuristic 1: We assume that the optimal objective function  $P_{
m drawn}^{
m total}$  is a quasi-convex function with respect to  $V_{
m CTI}$ . We first solve the ODCD problem with a fixed  $V_{
m CTI}$  value and obtain the minimal value of  $P_{
m drawn}^{
m total}$  ( $V_{
m CTI}$ ). Next, we efficiently search the feasible region of  $V_{
m CTI}$  to get the optimal  $V_{
m CTI}$  value that has the minimal  $P_{
m drawn}^{
m total}$  3. Simulation results validate the assumption of quasi-convexity and prove the efficiency of searching for the best-suited  $V_{
m CTI}$  value.

Heuristic 2: We initialize  $S_{\rm on}=S$  and solve for proper  $S_{\rm on}$  in an iterative manner. In each iteration, we only consider the banks  $k\in S_{\rm on}$  in an ODCD problem, and thus  $x_{c,k}$  is always one. We update  $S_{\rm on}$  by excluding those banks whose discharging currents are smaller than a threshold value at the end of that iteration. We repeat this process until  $S_{\rm on}$  converges.

 $^3$ We perform ternary search which converges to the optimal value for unimodel function within log-time complexity. A ternary search is a divide and conquer-based algorithm that determines either that the minimum or maximum cannot be in the first third of the domain or that it cannot be in the last third of the domain. The procedure is then repeated for the remaining two third of the domain. For example, to minimize a unimodal function f(x) in interval  $[x_1,x_2]$ , we choose two points  $m_1$  and  $m_2$  so that  $m_1=x_1+(x_2-x_1)/3,$   $m_2=x_2-(x_2-x_1)/3$ . We update the boundary of the interval as  $x_2=m_2$  if  $f(m_1)< f(m_2)$ , and  $x_1=m_1$  otherwise. We repeat this process and find the minimal point when this method converges.

<sup>&</sup>lt;sup>2</sup>We make this assumption to simplify the presentation of key ideas and approach of our paper. Perfect knowledge of load profiles is not necessary. In practice, the proposed algorithm can take the statistics of load profiles (e.g., average value and standard deviation of the power demand and its duration) as inputs and determine discharging power bounds. At each decision epoch, the proposed algorithm is applied to determine the discharging currents from the actual power demand at that time and the corresponding discharging power bound.

Heuristic 3: We start from the initial condition that  $V_{\mathrm{array},k}^{\mathrm{CC}}=$  $V_{\mathrm{array},k}^{\mathrm{OC}}$ . In each iteration, we solve ODCD problem with fixed  $V_{\mathrm{array},k}^{\mathrm{CC}}$  and update  $V_{\mathrm{array},k}^{\mathrm{CC}}$  using (2) after the iteration. We repeat this process until all  $V_{\mathrm{array},k}^{\mathrm{CC}}$  converge.

In summary, we solve ICR problem in an iterative manner based on these heuristics. We search the  $V_{\rm CTI}$  in the outer loop and use a fixed  $V_{\mathrm{CTI}}$  in the ODCD problem in the inner loop. We repeatedly solve ODCD problem and update  $S_{
m on}$  and  $V_{{
m array},k}^{
m CC}$ in the inner loop until they converge. We obtain the  $I_{\mathrm{bank},k}^{\mathrm{opt}}, k \in$  $S_{
m on}^{
m opt}$  and the minimal value of  $P_{
m drawn}^{
m total}(V_{
m CTI})$  at the fixed  $V_{
m CTI}$ . We finally pick the  $V_{
m CTI}$  value that gives the minimal  $P_{
m drawn}^{
m total}$ value over the feasible region of  $V_{\rm CTI}$ . The complete algorithm is given in Algorithm 1. This algorithm converges because 1) ternary search always converges for a unimodal function; and 2) the number of EES banks in selection set  $S_{\rm on}$  does not increase. We do not experience any convergence issue when performing this algorithm.

## **Algorithm 1:** The propsoed ICR solver.

**Input**:  $V_{array,k}^{OC}$ ,  $\forall k \in S$ ,  $P_{load,j}$  and  $V_{load,j}$  for  $1 \le j \le M$ , CTI voltage range  $[V_{CTI}^{min}, V_{CTI}^{max}]$ , threshold values  $V_{\varepsilon}$  and  $I_{\varepsilon}$ 

Output: Near-optimal bank discharging current set  $\{I_{bank,k}^{opt}, \forall k \in S\}$ , corresponding set  $S_{on}^{opt}$  and CTI voltage  $V_{CTI}^{opt}$ 

#### repeat

Pick  $V_{CTI,1}$  and  $V_{CTI,2}$  in the range of  $[V_{CTI}^{min}, V_{CTI}^{max}]$ Initialize  $S_{on} \leftarrow S$ ,  $V_{array,k}^{CC} \leftarrow V_{array,k}^{OC}, \forall k \in S_{on}$ for both  $V_{CTI,1}$  and  $V_{CTI,2}$  do repeat Update near-optimal bank discharging current set:  $\{I_{bank, k}, \forall k \in S_{on}\} \leftarrow ODCD\_Solver(V_{CTI}, S_{on}, \{V_{array,k}^{CC}, \forall k \in S_{on}\})$ If  $I_{bank,k} < I_{\varepsilon}$ , remove the k-th bank from  $S_{on}$ Update  $V_{array,k}^{CC}$ ,  $\forall k \in S_{on}$  using (2)(5) **until** both  $S_{on}$  and  $V_{array,k}^{CC}$ ,  $\forall k \in S_{on}$  converge  $\forall k \in S$ : if  $k \in S_{on}$ ,  $I_{bank,k}^{opt} \leftarrow I_{bank,k}$ ; else,  $I_{bank,k}^{opt} \leftarrow 0$ Calculate  $P_{drawn}^{total}$  using (17)

Update upper bound  $V_{CTI}^{max}$  or lower bound  $V_{CTI}^{min}$  based

on  $P_{drawn}^{total}$  values obtained for  $V_{CTI,1}$  and  $V_{CTI,2}$  until  $V_{CTI}^{max} - V_{CTI}^{min} \le V_{\epsilon}$  return  $\{I_{bank,k}^{opt}, \forall k \in S\}$ ,  $S_{on}^{opt} \leftarrow S_{on}$ ,  $V_{CTI}^{opt} \leftarrow V_{CTI}$ 

## B. Global Charge Replacement

The GCR problem considers the optimization problem to maximize the GCR efficiency for the complete discharging process. We break the discharging process into a series of time slots and solve the GCR in a discrete time space. The time slot is short enough so that SoCs of EES banks are approximately unchanged during that time slot. Thus, we solve an ICR problem during each time slot and update SoCs of EES banks afterwards. A simple method may solve a series of ICR problems one at a time slot to tackle the GCR problem, which may fail to achieve the global optimality due to its greedy nature. In fact, the proposed ICR solver prefers to retrieve more energy from the supercapacitor banks because of their higher cycle efficiency. Thus, it is highly likely that all supercapacitor banks may be fully discharged at very early stage. The consequence is that we have to discharge the battery banks at higher rates for the rest of the discharging process, which causes more energy loss due to the rate capacity effect and in turn degrades the GCR efficiency significantly. Therefore, it is necessary to "globally consider the complete discharging process" and properly assign energy demands among different types of EES banks.

1) Estimation of Discharging Power Bounds: We start from the fact that battery banks are generally less efficient compared to supercapacitor banks in supplying higher load demands, due to their relatively large internal resistances and the rate capacity effect. Thus, we can achieve high GCR efficiency by limiting discharge currents of battery banks to relatively low levels while using the supercapacitor banks to shave the peak power demands. Inspired by this idea, we classify all EES banks into two main categories without loss of generality: supercapacitor banks and battery banks, due to their distinct characteristics.

We introduce discharging power bound, denoted by  $P^*(t)$ , and define them as time-dependent lower bounds of power provided by all battery banks. We define effective energy of a category as the energy delivered to load devices from all banks in that category, excluding the energy loss due to the internal resistance, rate capacity effect, and power conversion. We denote effective energy provided by the supercapacitor and battery banks by  $E_{
m eff}^{
m SB}$  and  $E_{
m eff}^{
m BB}$ , and have

$$\begin{split} E_{\text{eff}}^{\text{BB}} &\leq \int_{T_s}^{T_e} \min \left\{ \sum_{j=1}^M P_{\text{load},j}(t), \ P^*(t) \right\} dt \\ E_{\text{eff}}^{\text{SB}} &= \int_{T_s}^{T_e} \sum_{j=1}^M P_{\text{load},j}(t) dt - E_{\text{eff}}^{\text{BB}} = E_{\text{load}} - E_{\text{eff}}^{\text{BB}} \end{aligned} \tag{18}$$

where  $E_{load}$  is the total energy requested by all load devices. According to (18), deriving  $P^*(t)$  depends on load demand profiles and  $E_{
m eff}^{
m SB}$  . We estimate  $E_{
m eff}^{
m SB}$  in a way that we want to fully utilize the energy stored in supercapacitor banks during the discharging process. We may typically set  $E_{\rm eff}^{\rm SB}$  to be 80%–90% of total energy available in all supercapacitor banks, denoted by  $E_{
m tot}^{
m SB}$ , to leave some margin for the energy loss due to power conversion and self-discharge.

Discharging power bounds  $P^*(t)$  set lower bounds for the discharging power of all battery banks, which in turns becomes upper bounds for the discharging power of all supercapacitor banks, and thereby prevents all supercapacitor banks from being completely discharged at very early stage. To present the heuristic to determine the  $P^*(t)$ , we first start from a proposi-

**Proposition**: A constant  $P^*(t)$  during the discharging process  $[T_s, T_e]$  yields the minimal amount of energy drawn from all battery banks, when the self-discharge of supercapacitor banks and dependence of battery OCVs on SoCs are ignored.



Fig. 7. Line (a) and (b) show the discharging power bounds. The shadow area and white area under  $P_{\rm load}(t)$  curve denote the  $E_{\rm eff}^{\rm BB}$  and  $E_{\rm eff}^{\rm SB}$ , respectively.

*Proof:* The total energy drawn from battery banks is

$$E_{\text{drawn}}^{\text{BB}} = \int_{T_s}^{T_e} \sum_{k \in \text{BR}} V_{\text{array},k}^{\text{OC}}(t) \cdot (I_{\text{array},k}(t))^{\gamma_k} dt. \quad (19)$$

We let  $E_{\rm eff}^{\rm SB}$  to be 90% of  $E_{\rm tot}^{\rm SB}$  in (18), thus we have

$$E_{\mathrm{eff}}^{\mathrm{BB}} = \eta_0 \int_{T_s}^{T_e} \sum_{k \in BB} V_{\mathrm{array},k}^{\mathrm{OC}}(t) \cdot I_{\mathrm{array},k}(t) dt = E_{\mathrm{load}} - 0.9 E_{\mathrm{tot}}^{\mathrm{SB}}$$

where  $\eta_0$  accounts for the conversion efficiency of power converters. Note that the RHS in (20) is a fixed value and (19) is a convex function of discharging currents. Therefore, ignoring OCV-SoC relations, a fixed  $I_{\mathrm{array},k}(t)$  during  $[T_s,T_e]$  results in minimal  $E_{\mathrm{drawn}}^{\mathrm{BB}}$ . Note that if there exists  $I_{\mathrm{array},k}(t_1)$  and  $I_{\mathrm{array},k}(t_2)$  such that  $I_{\mathrm{array},k}(t_1) \neq I_{\mathrm{array},k}(t_2)$ , we can always find a better solution, which is  $I'_{\mathrm{array},k} = (I_{\mathrm{array},k}(t_1) + I_{\mathrm{array},k}(t_2))/2$  at time instance  $t_1$  and  $t_2$ , such that  $(I_{\mathrm{array},k}(t_1))^{\gamma_k} + (I_{\mathrm{array},k}(t_2))^{\gamma_k} > 2(I'_{\mathrm{array},k})^{\gamma_k}$  for  $\gamma_k > 1$ .

Based on this proposition, we determine a constant discharging power bound  $P^*(t) = P_0^*$  for  $t \in [T_s, T_e]$ , which is shown as Line (a) in Fig. 7. The value of  $P_0^*$  is determined by using the binary search.

We account for the self-discharge of supercapacitor banks and the dependence of battery OCVs on SoCs after we obtain  $P^*(t) = P_0^*$  for  $t \in [T_s, T_e]$ . According to (7), the self-discharge rate is proportional to the remaining energy in a supercapacitor array. Therefore, a straight line  $P^*(t) = \rho \cdot t + P^*(0)$  with positive slope  $\rho$ , shown as Line (b) in Fig. 7, reduces the total self-discharge energy loss by allowing more energy to be retrieved from supercapacitor banks at the early stage. We use the flat  $P_0^*$  line as a reference and calculate the slope curve with the same integral area.

The slope  $\rho$  determines the tradeoff between the energy loss due to rate capacity effect in battery banks and the energy loss due to self-discharge in supercapacitor banks. Greater slope  $\rho$  consumes more energy in battery banks due to the rate capacity effect. This is because that  $E_{\rm drawn}^{\rm BB}$  is a super-linear function of  $I_{\rm array}, k(t)$  for every battery bank, according to (19). On the other hand,  $\rho=0$  results in slow discharging supercapacitor banks at the early stage, which causes a high self-discharge energy loss in supercapacitor banks. Therefore, the total energy drawn from the HEES system, including the energy loss due to both the rate capacity effect and self-discharge, is an unimodal function with respect to the slope.

We perform ternary search to efficiently search in a proper interval of  $\rho$ , from zero to reasonable upper limit, to determine the appropriate slope  $\rho$ . We pick two slopes,  $\rho_1$  and  $\rho_2$ , that correspond to one-third and two-third points of the current interval  $[\rho_{\min}, \rho_{\max}]$  in each iteration. We construct the discharging power bound curves,  $P_1^*(t)$  and  $P_2^*(t)$ , with  $\rho_1$  and  $\rho_2$ , respectively, and let them have the same integral area with the flat  $P_0^*$  line. Then, we calculate the total energy drawn  $E_{
m drawn,1}^{
m total}$ and  $E_{{
m draw}n,2}^{{
m total}}$  accordingly, considering the rate capacity effect and OCV changes with respect to SoCs in battery banks, and self-discharge in supercapacitor banks. We drop the left third of the if  $E_{
m drawn,1}^{
m total} > E_{
m drawn,2}^{
m total}$  and right third otherwise. We repeat this procedure until the optimal slope  $ho_{\mathrm{opt}}$  is found. A more rigorous (but also more computationally expensive) method to derive the power bound is presented in [7], in which an optimization problem is formulated and solved by using the method of Lagrange multiplier. To reduce the computation overhead, we use the method presented above to implement the control policy in the HEES prototype.

2) Solving the GCR Problem: We solve the GCR problem hierarchically. At the top level, we globally consider the complete discharging process before discharge begins and find the optimal discharging power bounds  $P^*(t)$  over the discharging process. At the bottom level, we break the discharging process into a series of time slots and solve a series of ICR problems, accounting for all kinds of energy loss in detail. At the beginning of a time slot, we solve an ICR problem by using Algorithm with an additional constraint given by

$$V_{\text{CTI}}(t) \sum_{k \in \text{BB}} I_{\text{bank},k}(t) \ge \min\{P_{\text{load}}^{\text{total}}(t), P^*(t)\}. \tag{21}$$

Since (21) is an affine inequality constraint, the constrained ODCD problem is still solved optimally in polynomial time. Therefore, the GCR solution is obtained by solving ICR problem at each time slot and combining the solutions together. To improve GCR solutions, we may refine the estimation of discharging power bounds  $P^{\ast}(t)$  according to the actual remaining energy in supercapacitor arrays over the discharging process.

We solve the convex optimization problem by using MAT-LAB on a host machine with specifications of Intel Duo Core 2.4 GHz and 4-G memory. The average time needed to determine the discharging currents at the beginning of each decision epoch is 2.4 s for an 8-bank HEES system. This runtime is negligible compared to the duration of each decision epoch, which is typically set to 10–15 min.

## VI. EXPERIMENTAL RESULTS

We perform charge replacement experiments based on the HEES prototype to validate energy efficiency benefits brought by the HEES system and the efficacy of the presented method. Specifications of HEE banks in the prototype are listed in Table II. In our experiments, we connect a tuneable ac load to the HEES prototype through a Samlex PST-100S-24A dc-ac inverter [39]. Charger boards and dc-dc converters are made by ourselves with maximum output current of 3 A and voltage rating of 6 V-36 V. We focus on the charge replacement between

| Parameters |          | Supercap Bank | Li-ion Bank  | Lead-acid Bank |  |
|------------|----------|---------------|--------------|----------------|--|
| Farani     | CICIS    |               |              |                |  |
|            | Cell     | Maxwell       | Samsung      | Panasonic      |  |
|            | Cen      | BCAP0650      | ICR18650-26F | LC-R123R4P     |  |
| Unit Cell  | Voltage  | ≤2.7 V        | 3.7 V        | 12 V           |  |
| Ollit Cell | Capacity | 650 F         | 2.6 Ah       | 3.4 Ah         |  |
|            | Energy   | 0.66 Wh       | 9.6 Wh       | 40.8 Wh        |  |
|            | Cost     | \$69/Wh       | \$3/Wh       | \$1/Wh         |  |
| Config     | Series   | 14            | 6            | 2              |  |
| Comig      | Parallel | 1             | 2            | 2              |  |
| Bank       | Voltage  | ≤37.8 V       | 22.2 V       | 24 V           |  |
| Dalik      | Energy   | 8.13 Wh       | 115 Wh       | 163 Wh         |  |

TABLE II
SPECIFICATIONS OF THE EES BANKS IN THE HEES PROTOTYPE

EES banks and the CTI, and treat the inverter efficiency as a constant (with a value of 85%). We assume the same constant efficiency in all experiments to make fair comparisons.

#### A. EES Bank Characterization

We first perform a characterization process to obtain characteristics of each component in the prototype. During the characterization process, we find the internal resistance of each EES bank, obtain conversion efficiencies of chargers at different input and output conditions, and calculate the Peukert constant for battery banks. We obtain internal resistances values around 0.15, 0.5, and 0.7  $\Omega$  for the supercapacitor bank, Li-ion battery bank, and lead-acid battery bank, respectively. We find that the internal resistance does not change much except for a rapid increase when the battery SoC approaches 0 or 1, which does not last long in practice. Therefore, we approximately treat internal resistances of EES banks as constant for the simplicity in policy implementation. We measure the conversion efficiency of the charger at different conditions using a NI-DAQ.

To calculate Peukert constants of Li-ion battery bank and lead-acid battery bank, we fully charge and then discharge them at different rates. Due to the limitation of the current rating of our charger boards (up to 3A), we do not observe significant rate capacity effect in the Li-ion battery bank. For the leadacid battery bank, according to the datasheet [40], we charge the lead-acid bank to 26.2 V with 0.5 A current, and then completely discharge it at five different rates (0.46, 0.59, 0.95, 1.14, and 1.42 A). We log the discharging current and time before the terminal voltage reaches a stopping value, which depends on the discharging rate, e.g., 20.4 V for 0.8 A. The top panel in Fig. 8 shows that the terminal voltage of the lead-acid battery decreases with time at different discharging rates. We perform curve fittings on rated capacities, which are calculated by integrating the array discharging current over the discharging time, versus discharging rates and obtain the Peukert constant  $\gamma_{\rm lead-acid} = 1.19$  by using (3). Fitting results are shown in the bottom panel in Fig. 8.

#### B. Optimal CTI Voltage Setting

We derive the charge replacement policy using the presented method in Section V-A. We take the terminal voltage of EES arrays, array and bank currents, and discharging power bound for each EES bank as inputs, together with the precharacterized data of charger conversion efficiency, to determine the CTI voltage,



Fig. 8. Characterization of the lead-acid battery bank (top panel), and curve fitting of the rated capacities with respect to the discharging currents (bottom panel) to find the Peukert constant.



Fig. 9. Changes of the terminal voltage of the supercapacitor bank over the discharging process for the presented policy and baseline policies (left axis), and optimal CTI voltage settings in the presented policy (right axis).

as well as the operating current of each bank. To show the effect of optimal CTI voltage settings, we turn off other banks and perform discharging process by using the supercapacitor bank only. Typically, the terminal voltage of the supercapacitor bank varies in a great range thus we may observe large optimal CTI voltage change. The supercapacitor bank is charged to 36 V, then discharge for 15 min using a constant load demand profile. We perform several discharging processes using the presented policy with optimal CTI voltage settings and some baselines which use fixed CTI voltages.

Fig. 9 shows changes of terminal voltages of supercapacitor bank over the discharging process using the presented policy and baselines. One can observe that, starting from same conditions, to deliver the same amount of energy, more energy is left in the supercapacitor bank when presented policy is applied, compared to baselines policies, (i.e., the solid curve corresponding to presented policy is above the others three lines corresponding to baseline policies.) Fig. 9 shows that the optimal CTI voltage setting changes over the discharging process, depending on the terminal voltage of the supercapacitor bank. The optimal CTI voltage curve shows discontinuities because the charger is characterized discretely and charger efficiencies at some cases input—output voltage combinations are very close. Therefore, as the supercapacitor voltage changes, the optimal CTI voltage may vary greatly.



Fig. 10. Comparisons of the ICR efficiency between the presented policy and baseline policies during the discharging process.

TABLE III

COMPARISONS OF GCR EFFICIENCIES OBTAINED BY USING THE PRESENTED
POLICY AND BASELINE POLICIES FOR DIFFERENT FLAT LOAD PROFILES USING
SUPERCAPACITOR BANK ONLY

| $P_{load}$ | Duration | Initial       | Presented | BP1   | BP2   | BP3   |
|------------|----------|---------------|-----------|-------|-------|-------|
| (W)        | (min)    | $V_{spc}$ (V) | (%)       | (%)   | (%)   | (%)   |
|            | 10       | 25            | 78.59     | 74.73 | 75.37 | 76.01 |
| 15         | 10       | 36            | 78.09     | 75.83 | 76.45 | 73.99 |
|            | 25       | 36            | 78.37     | 74.26 | 76.21 | 75.12 |
|            | 5        | 25            | 79.40     | 77.81 | 76.10 | 76.19 |
| 25         | 5        | 36            | 79.67     | 73.73 | 77.18 | 76.34 |
|            | 15       | 36            | 79.41     | 75.37 | 76.94 | 76.37 |
|            | 5        | 25            | 78.51     | 77.66 | 74.75 | 75.01 |
| 35         | 5        | 36            | 78.38     | 74.95 | 77.09 | 76.54 |
|            | 10       | 36            | 78.76     | 76.42 | 77.11 | 76.24 |

Fig. 10 compares *ICR efficiency*  $\eta_{\rm ICR}^{\ 4}$  obtained by the presented policy and baseline policies over the discharging process. The presented policy consistently outperforms baseline policies during the complete discharging process. Fig. 10 shows that no single fixed CTI voltage does the perfect job in maximizing the  $\eta_{\rm ICR}$  all the time. In contrast, the presented policy achieves the optimal  $\eta_{\rm ICR}$  through adaptively setting the CTI voltage. Table III lists the GCR efficiencies obtained by applying the optimal CTI voltage control policy and baseline policies for different levels of the load demand. BP1, BP2, and BP3 in the Table III stand for the baseline policy with fixed CTI voltage of 25, 20, and 15 V, respectively. Table III shows that maintaining CTI voltage at optimal value achieves up to 5.9%  $\eta_{\rm GCR}$  improvement.

### C. Hybrid Usage of EES Banks

To demonstrate energy benefits of the HEES system, we use supercapacitor and lead-acid battery banks as these two EES banks exhibit very different characteristics. In contrast, the Liion battery bank does not show distinct characteristics from the supercapacitor bank because the maximum discharging current supported by our charger boards is too low to observe the rate capacity effect in Li-ion batteries. The general idea of the presented policy is to shave peaks of the power demand, in order to reduce the energy loss due to rate capacity effect in the lead-acid battery bank. We derive discharging power bounds and assign power demands accordingly to the supercapacitor bank and the

TABLE IV

COMPARISONS OF GCR EFFICIENCIES OBTAINED USING THE PRESENTED POLICY AND BASELINE POLICIES FOR FLAT LOAD PROFILES

| $P_{load}$ | Duration | Presented | $V_{cti}$ | BP4   | BP5   | BP6   |
|------------|----------|-----------|-----------|-------|-------|-------|
| (W)        | (min)    | (%)       | (V)       | (%)   | (%)   | (%)   |
|            | 30       | 69.04     | 25        | 64.92 | 63.40 | 56.67 |
|            |          |           | 20        | 64.66 | 67.10 | 55.94 |
| 30         |          |           | 15        | 65.33 | 66.81 | 57.42 |
| 30         | 20       |           | 25        | 69.05 | 64.97 | 56.67 |
|            |          | 74.00     | 20        | 69.02 | 69.78 | 55.94 |
|            |          |           | 15        | 69.28 | 69.11 | 57.42 |
| 45         | 25       | 65.01     | 25        | 63.08 | 62.18 | 55.04 |
|            |          |           | 20        | 62.07 | 64.81 | 53.37 |
|            |          |           | 15        | 62.48 | 64.15 | 54.26 |
|            | 15 72.79 |           | 25        | 68.43 | 64.96 | 55.04 |
|            |          | 72.79     | 20        | 67.87 | 69.23 | 53.37 |
|            |          |           | 15        | 67.96 | 67.94 | 54.26 |

TABLE V
COMPARISONS OF GCR EFFICIENCIES OBTAINED USING THE PRESENTED POLICY AND BASELINE POLICIES FOR PULSED LOAD PROFILES

| $P_{load}$   | Duration | Presented | $V_{cti}$ | BP4   | BP5   | BP6   |
|--------------|----------|-----------|-----------|-------|-------|-------|
| ( <b>W</b> ) | (min)    | (%)       | (V)       | (%)   | (%)   | (%)   |
|              |          |           | 25        | 61.33 | 60.44 | 55.00 |
|              | 25       | 66.18     | 20        | 61.61 | 62.12 | 55.23 |
| (50, 20)     |          |           | 15        | 61.49 | 62.50 | 55.45 |
| (30, 20)     |          |           | 25        | 64.33 | 63.25 | 55.01 |
|              | 12       | 70.27     | 20        | 64.01 | 64.67 | 55.27 |
|              |          |           | 15        | 65.32 | 63.84 | 55.48 |
|              |          |           | 25        | 59.47 | 59.86 | 51.27 |
| (70, 5)      | 30       | 63.53     | 20        | 59.28 | 59.77 | 50.56 |
|              |          |           | 15        | 59.83 | 60.03 | 51.48 |
|              | 15 75.21 |           | 25        | 67.41 | 64.07 | 51.28 |
|              |          | 75.21     | 20        | 67.67 | 64.31 | 50.52 |
|              |          |           | 15        | 67.86 | 64.43 | 51.43 |

lead-acid bank, respectively, as explained in Section V-B1. Note that in Section V-B1, we present a general method of deriving power bounds with the consideration of the self-discharge of the supercapacitor bank. In our experiments, the discharging process do not last longer than 1 h, therefore, the self-discharge of the supercapacitor bank can be safely ignored.

We explore the GCR efficiency improvements by using the presented policy for various kinds of load demand profiles. A flat load profile demands same amount of power for the whole discharging process. Table IV compares the performance of the presented policy against those of baseline policies for flat load profiles with different durations and power demand levels. The pulsed load profiles are taken from real power demands generated by a military radio as reported in [41]. The profile consists of periodic alternate peaks (when transmitting signals) and offpeaks (when receiving signals) power demand levels. The duty ratios (peak time as a percent in one period) of the peak power demand are 50% for the (50 W, 20 W) case and 40% for the (70 W, 5 W) case in Table V. Randomly generated load profiles are obtained by adding random Gaussian-distributed power demands to some fixed average load demand levels. We use this kind of load profiles to mimic realistic load demand profiles which typically have fluctuations in power demand profiles.

Tables IV and V compare GCR efficiencies obtained by using the presented policy and three other baseline policies for flat and pulsed load profiles, respectively. The baseline policy BP4 discharges the supercapacitor bank first and switches to battery

 $<sup>^4</sup>$ ICR efficiency  $\eta_{\rm ICR}$  is defined as the ratio between the load power demand and the total power drawn from all EES banks at a time instance.

TABLE VI
COMPARISONS OF THE GCR EFFICIENCIES OBTAINED USING THE PRESENTED
POLICY AND BASELINE POLICIES FOR RANDOM-GENERATED LOAD PROFILES

| P <sub>load,avg</sub> | Duration | Presented (%) |         | $V_{cti}$ | BP4   | BP5   | BP6   |
|-----------------------|----------|---------------|---------|-----------|-------|-------|-------|
| (W)                   | (min)    | perfect       | average | (V)       | (%)   | (%)   | (%)   |
| 45.78                 | 30       | 65.56         | 65.43   | 25        | 61.79 | 60.93 | 55.14 |
|                       |          |               |         | 20        | 61.18 | 63.34 | 54.18 |
|                       |          |               |         | 15        | 61.45 | 63.12 | 55.05 |
| 54.14                 | 15       | 72.17         | 72.16   | 25        | 66.56 | 65.30 | 54.30 |
|                       |          |               |         | 20        | 66.60 | 67.75 | 52.77 |
|                       |          |               |         | 15        | 66.50 | 67.63 | 53.61 |

bank only if the supercapacitor bank is completely depleted. The baseline policy BP5 discharges all available EES banks with the same amount of current. The other baseline policy, BP6, uses lead-acid battery bank only. BP6 is designed to explore the energy efficiency benefit of the HEES system against the homogeneous EES system. All baseline policies keep constant CTI voltage levels (shown in the tables) over the whole discharging processes. One can observe from Tables IV and V that the presented GCR policy consistently outperforms baseline policies. The maximum GCR efficiency improvement ranges from 2.8% to 11.1% for the HEES baselines, and from 11.6% to 24.7% for homogeneous EES baseline, respectively, depending on load profiles. For short-duration load profiles, BP4 achieves better GCR efficiencies than BP5 and BP6 because it fully utilizes the energy stored in the supercapacitor bank (i.e., the supercapacitor bank has higher charge replacement efficiency due to the small internal resistance and negligible rate capacity effect.) However, for long-duration load profiles, BP5 performs better than BP4, because BP4 has to draw the energy from the lead-acid battery bank after the supercapacitor bank is depleted, which is inefficient and significantly degrades the overall GCR efficiency. In general, the GCR efficiency decreases at higher load demand because the power loss due to rate capacity effect is a superlinear function with respect to discharging currents.

We show results of the presented GCR policy for randomly generated load profiles in Table VI. The presented policy improves the GCR efficiency by up to 4.5% and 6.8% against HEES baseline policies BP4 and BP5 for two randomly generated load profiles. In addition, it improves the GCR efficiency by up to 10.3% and 19.4% against the homogeneous EES baseline BP6. We derive the GCR policy using the average power demand of the randomly generated load profile. One can observe that almost the same quality of GCR efficiency is obtained, comparing to the case that we assume the perfect knowledge of the load profile. Fig. 11 shows energy assignments between the supercapacitor bank and the lead-acid bank in the presented GCR policy, baseline policies BP4, and BP5, for the 15-min randomly generated load profile, respectively. The light gray areas denote the energy drawn from the supercapacitor bank and the dark gray areas denote that drawn from the lead-acid battery bank. According to Section V-B1, the presented GCR policy shaves peaks of the load demand and discharges the lead-acid bank at a relatively low rate over the whole discharging process. In Fig. 11(a), the discharging power bound is nearly a flat line because load demand profiles only last for a short period of time, and therefore, the self-discharge of supercapacitor banks is neg-



Fig. 11. Power assignments by the presented GCR policy (a), BP4 (b), BP5, and (c) for the 15-min load profiles in Table V. Light and dark gray areas denote amounts of energy drawn from the supercapacitor bank and the lead-acid battery bank, respectively.



Fig. 12. Comparisons of the normalized remaining energy in the supercapacitor bank (a) and the ICR efficiencies and (b) obtained by the presented GCR policy and baseline policies, for the 15-min load profiles in Table V.

ligible. In contrast, the BP4 policy draws the energy from the supercapacitor bank first, thus the light gray part ends quickly. The BP5 policy equally assigns the power demand between two banks until the supercapacitor bank is depleted.

Fig. 12 shows the corresponding remaining energy in the supercapacitor bank and the ICR efficiency over for the 15-min randomly generated load profile. The energy stored in supercapacitor banks decreases from 100% to 0% for presented policy, BP4, and BP5. BP6 only uses the battery bank, and thereby the remaining energy stays close to 100%. One can observe that the BP4 drains the energy stored in the supercapacitor after 8 min. operation. The ICR efficiency is high (>80%) during that period but drops significantly thereafter. BP5 policy is less aggressive than BP4 in the sense that it simultaneously discharges both battery and supercapacitor banks. However, the energy assignment of BP5 is not optimal among these two banks. The presented policy assign power demand among EES banks more properly by globally considering the whole discharging process. It minimizes the energy loss due to the rate capacity effect in the lead-acid battery bank, through fully utilizing the energy stored in the supercapacitor bank and shaving load demand peaks over the whole discharging process.

## VII. CONCLUSION

This paper introduced the GCR problem for HEES systems. We formulated the GCR problem as a mixed-integer nonlinear programming problem, and presented an efficient algorithm to

find a near-optimal solution. We first obtained a discharging power bound with a global consideration of HEES system characteristics and load demand profiles over the complete discharging process. Then, we solved the GCR problem in a discrete time manner. In particular, at beginning of each time slot, we solved an ICR problem constrained by the aforesaid power bound. We generated a near-optimal solution of the ICR problem by applying effective heuristics to simplify it to a convex optimization problem. We built an HEES prototype with the purpose of exploring the energy benefits brought by the HEES system and validating the efficacy of the presented GCR policy. The charge replacement policy was derived using the presented algorithm, and implemented in the HEES prototype. Experimental results based on the HEES prototype demonstrated significant GCR efficiency improvement against baseline policies.

#### REFERENCES

- Q. Xie, Y. Wang, Y. Kim, D. Shin, N. Chang, and M. Pedram, "Charge replacement in hybrid electrical energy storage systems," in *Proc. Asia South Pacific. Design Autom. Conf.*, Jan. 2012, pp. 627–632.
- [2] J. Baker and A. Collinson, "Electrical energy storage at the turn of the millennium," *Power Eng. J.*, vol. 13, pp. 107–112, Jun. 1999.
- [3] T. Moore and J. Douglas, "Energy storage, big opportunities on a smaller scale," *EPRI J.*, Spring issue, pp. 16–23, Spring 2006.
- [4] M. Pedram, N. Chang, Y. Kim, and Y. Wang, "Hybrid electrical energy storage systems," in *Proc. ACM/IEEE Proc. Int. Symp. Low Power Elec*tron. Des., Aug. 2010, pp. 363–368.
- [5] F. Koushanfar, "Hierarchical hybrid power supply networks," in *Proc. IEEE Des. Autom. Conf.*, Jun. 2010, pp. 629–630.
- [6] Y. Wang, Q. Xie, Y. Kim, N. Chang, and M. Pedram, "Charge migration effciency optimization in hybrid electrical energy storage (hees) systems," in *Proc. ACM/IEEE Proc. Int. Symp. Low Power Electron. Des.*, Aug. 2011, pp. 103–108.
- [7] Q. Xie, Y. Wang, Y. Younghyun, M. Pedram, and N. Chang, "Charge allocation in hybrid electrical energy storage systems," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 32, no. 7, pp. 1003–1016, Jul. 2013.
- [8] Y. Kim, S. Park, Y. Wang, Q. Xie, N. Chang, M. Poncino, and M. Pedram, "Balanced reconfiguration of storage banks in a hybrid electrical energy storage system," in *Proc. IEEE/ACM Int. Conf. Comput.-Aided Design*, Nov. 2011, pp. 624–631.
- [9] Y. Wang, Q. Xie, M. Pedram, Y. Kim, N. Chang, and M. Poncino, "Multiple-source and multiple-destination charge migration in hybrid electrical energy storage systems," in *Proc. Des., Autom Test Eur. Conf. Exhib.*, Mar. 2012, pp. 169–174.
- [10] Q. Xie, X. Lin, Y. Wang, M. Pedram, D. Shin, and N. Chang, "State of health aware charge management in hybrid electrical energy storage systems," in *Proc. Des., Autom Test Eur. Conf. Exhib.*, Mar. 2012, pp. 1060– 1065.
- [11] Y. Kim, S. Park, N. Chang, Q. Xie, Y. Wang, and M. Pedram, "Net-worked architecture for hybrid electrical energy storage systems," in *Proc. ACM/IEEE Des. Autom Conf.*, Jun. 2012, pp. 522–528.
- [12] Q. Xie, D. Zhu, Y. Wang, Y. Kim, N. Chang, and M. Pedram, "An efficient scheduling algorithm for multiple charge migration tasks in hybrid electrical energy storage systems," in *Proc. Asia South Pacific. Des. Autom.* Conf., Jan. 2013, pp. 749–754.
- [13] D. Zhu, Y. Wang, S. Yue, Q. Xie, M. Pedram, and N. Chang, "Maximizing return on investment of a grid-connected hybrid electrical energy storage system," in *Proc. Asia South Pacific. Des. Autom. Conf.*, Jan. 2013, pp. 638–643.
- [14] Y. Ge, Y. Zhang, and Q. Qiu, "Improving energy efficiency for energy harvesting embedded systems," in *Proc. ACM/IEEE Des. Autom. Conf.*, Jun. 2013, pp. 1–8.
- [15] T. Atwater, P. Cygan, and F. C. Leung, "Man portable power needs of the 21st century i. applications for the dismounted soldier. ii. enhanced capabilities through the use of hybrid power sources," *J. Power Sources*, vol. 91, pp. 27–36, Nov. 2000.

- [16] C. Holland, J. Weidner, R. A. Dougal, and R. E. White, "Experimental characterization of hybrid power systems under pulse current loads," *J. Power Sources*, vol. 109, pp. 32–37, Nov. 2002.
- [17] M. D. Zolot and B. Kramer, "Hybrid energy storage studies using batteries and ultracapacitors for advanced vehicles," in *Proc. Int. Semin. Double Layer Capacit. Hybrid Energy Storage Devices*, Dec. 2002.
- [18] L. Gao, R. Dougal, and S. Liu, "Power enhancement of an actively controlled battery/ultracapacitor hybrid," *IEEE Trans. Power Electron.*, vol. 20, no. 1, pp. 236–243, Jan. 2005.
- [19] R. Schupbach and J. C. Balda, "The role of ultracapacitors in an energy storage unit for vehicle power management," in *Proc. Veh. Technol. Conf.*, Oct. 2003, pp. 3236–3240.
- [20] L. Solero, A. Lidozzi, and J. A. Pomilio, "Design of multiple-input power converterfor hybrid vehicles," *IEEE Trans. Power Electron.*, vol. 20, no. 5, pp. 1007–1016, Sep. 2005.
- [21] Z. Zhang, Z. Ouyang, O. C. Thomsen, and M. A. E. Andersen, "Analysis and design of a bidirectional isolated DC–DC converter for fuel cells and supercapacitors hybrid system," *IEEE Trans. Power Electron.*, vol. 27, no. 2, pp. 848–859, Feb. 2012.
- [22] A. Lahyani, P. Venet, A. Guermazi, and A. Troudi, "Battery/supercapacitors combination in uninterruptible power supply (ups)," *IEEE Trans. Power Electron.*, vol. 28, pp. 1509–1522, Apr. 2013.
- [23] O. Laldin, M. Moshirvaziri, and O. Trescases, "Predictive algorithm for optimizing power flow in hybrid ultracapacitor/battery storage systems for light electric vehicles," *IEEE Trans. Power Electron.*, vol. 28, no. 4, pp. 3882–3895, Aug. 2012.
- [24] R. A. Dougal, S. Liu, and R. E. White, "Power and life extension of battery-ultracapacitor hybrids," *IEEE Trans. Compon. Packag. Tech.*, vol. 25, no. 1, pp. 120–131, Mar. 2002.
- [25] G. Sikha and B. N. Popov, "Performance optimization of a batteryultrapacitor hybrid system," *J. Power Sources*, vol. 134, no. 1, pp. 130–138, 2004.
- [26] S. W. Moore and P. J. Schneider, "A review of cell equalization methods for lithium ion and lithium polymer battery systems," in SAE World Congr., Mar. 2001.
- [27] Y.-S. Lee and M.-W. Cheng, "Intelligent control battery equalization for series connected lithium-ion battery strings," *IEEE Trans. Ind. Electron.*, vol. 52, no. 5, pp. 1297–1307, Oct. 2005.
- [28] F. Huet, "A review of impedance measurements for determination of the state-of-charge or state-of-health of secondary batteries," *J. Power Sources*, vol. 70, no. 1, pp. 59–69, 1998.
- [29] G. L. Plett, "Extended kalman filtering for battery management system of lipb-based hev battery packs–1, 2, 3," J. Power Sources, vol. 134, pp. 252–292, 2004.
- [30] I. S. Kim, "A technique for estimating the state of health of lithium batteries through a dual-sliding-mode observer," *IEEE Trans. Power Electron.*, vol. 25, no. 4, pp. 1013–1022, Apr. 2010.
- [31] N. Lotfi and R. G. Landers, "Robust nonlinear observer for state of charge estimation of li-ion batteries," in *Proc. ASME Dyn. Syst. Control Conf.*, Oct. 2012, pp. 1–8.
- [32] National Instrument LabVIEW MathScript RT Module, [Online]. Available: http://www.ni.com/labview/mathscript/
- [33] M. Chen and G. Rincon-Mora, "Accurate electrical battery model capable of predicting runtime and I-V performance," *IEEE Trans. Energy Convers.*, vol. 21, no. 2, pp. 504–511, Jun. 2006.
- [34] D. Linden and T. B. Reddy, *Handbook of Batteries*. New York, NY, USA: McGraw-Hill, 2001.
- [35] H. Chen, T. N. Cong, W. Yang, C. Tan, Y. Li, and Y. Ding, "Progress in electrical energy storage system: A critical review," *Progr. Natural Sci.*, vol. 19, pp. 291–312, Mar. 2009.
- [36] Y. Choi, N. Chang, and T. Kim, "DC–DC converter-aware power management for low-power embedded systems," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 26, no. 8, pp. 1367–1381, Aug. 2007.
- [37] Linear Technology LTM4607, [Online]. Available: http://cds.linear.com/ docs/en/datasheet/4607fb.pdf
- [38] S. Boyd and L. Vandenberghe, Convex Optimization. Cambridge, U.K.: Cambridge Univ. Press, 2004.
- [39] Samlex PST-100S-24A DC-AC Inverter, [Online]. Available: http://www.civicsolar.com/sites/default/files/documents/pst-100s-12a24a samlexspecifications-43021.pdf
- [40] Panasonic LC-R123R4P Lead-acid Battery, [Online]. Available: http://www.panasonic.com/industrial/includes/pdf/Panasonic\_VRLA\_LC-R123 R4P.pdf
- [41] Defense Advanced Research Projects Agency. Limits of Thermodynamic Storage (LOTS) of Energy; Proposer's Day Workshop.



Qing Xie (S'12) received B.S. and M.S. degree in physics from Fudan University, Shanghai, China, in 2007, and Northeastern University, Boston, MA, in 2009, respectively. He is currently working toward the Ph.D. degree from the Department of Electrical Engineering, University of Southern California, Los Angeles, CA, USA, under the supervision of Prof. M. Pedram.

His research interests include low-power systems design, energy storage systems, system-level power management, thermal management, and near-

threshold computing. He has received the Best Paper Award from the 30th IEEE International Conference on Computer Design.



Younghyun Kim (M'13) received the B.S. degree (with the highest Hons.) in computer science and engineering and Ph.D. degree in electrical engineering and computer science from Seoul National University, Seoul, Korea, in 2007 and 2013, respectively.

From 2009 to 2011, he was a Visiting Scholar with the University of Southern California, Los Angeles, CA, USA. He is currently a Postdoctoral Research Assistant at School of Electrical and Computer Engineering, Purdue University, West Lafayette, IN, USA. His current research interest includes medical device

security, system-level power management, and energy harvesting and storage systems.

Dr. Kim was the ISLPED Low Power Design Contest winner in 2007 and 2012, and received the IEEE SSCS Seoul Chapter Best Paper Award in ISOCC 2009



Yanzhi Wang (S'12) received the B.S. degree (with distinction) in electronic engineering from Tsinghua University, Beijing, China, in 2009. He is currently working toward the Ph.D. degree in electrical engineering from the University of Southern California, Los Angeles, CA, under the supervision of Prof. M. Pedram.

His current research interests include systemlevel power management, next-generation energy sources, hybrid electrical energy storage systems, near-threshold computing, cloud computing, mobile

devices, and the smart grid. He has published around 75 papers in these areas.



Naehyuck Chang (F'12) received the B.S., M.S., and Ph.D. degrees from the Department of Control and Instrumentation, Seoul National University, Seoul, Korea, in 1989, 1992, and 1996, respectively.

He joined the Department of Computer Engineering, Seoul National University, in 1997, and is currently a Professor with the Department of Electrical Engineering and Computer Science, Seoul National University, and the Vice Dean of College of Engineering, Seoul National University. His current research interests include low-power embedded systems, hy-

brid electrical energy storage systems, next-generation energy sources.

Dr. Chang serves (and served) on the technical program committees in many EDA conferences, including DAC, ICCAD, ISLPED, DATE, CODES+ISSS, and ASP-DAC. He was a TPC (Co-)Chair of RTCSA 2007, ISLPED 2009, ESTIMedia 2009 and 2010, and CODES+ISSS 2012, and will serve as TPC Chair of ICCD 2014, and ASP-DAC 2015. He was the General Vice-Chair of ISLPED 2010, General Chair of ISLPED 2011 and ESTIMedia 2011. He is (was) an Associate Editor of IEEE TCAS-I, IEEE TCAD, ACM TODAES, and ACM TECS, Springer DAES and was a Guest Editor of ACM TODAES in 2010, and ACM TECS in 2010 and 2011. He is the ACM SIGDA Chair and an ACM Distinguished Scientist.



Massoud Pedram (F'01) received the B.S. degree in electrical engineering from the California Institute of Technology, Pasadena, CA, USA, in 1986, and the M.S. and Ph.D. degrees in electrical engineering and computer sciences from the University of California, Berkeley, CA, in 1989 and 1991, respectively.

He then joined the Department of Electrical Engineering—Systems at the University of Southern California where he is currently a Professor and Chair of the Computer Engineering. His current research focuses on energy-efficient computing, energy

storage systems, low power electronics and design, and computer aided design of VLSI circuits and systems.

Dr. Pedram has served on the technical program committee of a number of conferences, including the Design Automation Conference, Design, and Test in Europe Conference, and International Conference on Computer-Aided Design. He co-founded and served as the Technical Cochair and General Cochair of the International Symposium on Low Power Electronics and Design in 1996 and 1997, respectively. He was the Technical Program Chair and the General Chair of the 2002 and 2003 International Symposium on Physical Design. He has published four books and more than 400 journal and conference papers. His research has received a number of Best Paper awards including two from the IEEE Transactions on Computer Aided Design and on VLSI Systems. He has received the NSF's Young Investigator Award in 1994 and the Presidential Faculty Fellows Award (a.k.a. PECASE Award) in 1996. He currently serves as the Editor-in-Chief of the ACM Transactions on Design Automation of Electronic Systems (TODAES) and the IEEE Journal on Emerging and Selected Topics in Circuits and Systems (JETCAS).



Jaemin Kim (S'13) received the B.S. degree in computer science engineering and the M.S. degree in computer science and electrical engineering from Seoul National University, Seoul, Korea, in 2005, and 2007, repectively, and is currently working toward the Ph.D. degree in electrical engineering and computer science at Seoul National University.

His research interests include low-power embedded system design, electrical energy storage system, and photovoltaic reconfiguration system.