

# **AMS**

### **Applied Microcontroller Systems**

Lesson 4: Boot Loading



Version: February 2013, Asbjørn Baagø

## Mega32 Program Memory



## Selectable Boot Section Size (Fuses)



### **Bootblock Size**

| CPU     | Boot<br>SZ<br>1,0 | Bootsize<br>Words | pages | Application  | Bootloader   | Boot<br>Adress |
|---------|-------------------|-------------------|-------|--------------|--------------|----------------|
| Mega16  | 1 1               | 128               | 2     | 0x00000x1F7F | 0x1F800x1FFF | 0x1F80         |
| *       | 1 0               | 256               | 4     | 0x00000x1EFF | 0x1F000x1FFF | 0x1F00         |
| *       | 0 1               | 512               | 8     | 0x00000x1DFF | 0x1E000x1FFF | 0x1E00         |
| *       | 0 0               | 1024              | 16    | 0x00000x1BFF | 0x1C000x1FFF | 0x1C00         |
| Mega32  | 1 1               | 256               | 4     | 0x00000x3EFF | 0x3F000x3FFF | 0x3F00         |
| *       | 1 0               | 512               | 8     | 0x00000x3DFF | 0x3E000x3FFF | 0x3E00         |
| *       | 0 1               | 1024              | 16    | 0x00000x3BFF | 0x3C000x3FFF | 0x3C00         |
| *       | 0 0               | 2048              | 32    | 0x00000x37FF | 0x38000x3FFF | 0x3800         |
| Mega64  | 1 1               | 512               | 4     | 0x00000x7DFF | 0x7E000x7FFF | 0x7E00         |
| *       | 1 0               | 1024              | 8     | 0x00000x7BFF | 0x7C000x7FFF | 0x7C00         |
| *       | 0 1               | 2048              | 16    | 0x00000x77FF | 0x78000x7FFF | 0x7800         |
| *       | 0 0               | 4096              | 32    | 0x00000x6FFF | 0x70000x7FFF | 0x7000         |
| Mega128 | 1 1               | 512               | 4     | 0x00000xFDFF | 0xFE000xFFFF | 0xFE00         |
| *       | 1 0               | 1024              | 8     | 0x00000xFBFF | 0xFC000xFFFF | 0xFC00         |
| *       | 0 1               | 2048              | 16    | 0x00000xF7FF | 0xF8000xFFFF | 0xF800         |
| *       | 0 0               | 4096              | 32    | 0x00000xEFFF | 0xF0000xFFFF | 0xF000         |

### AVR Studio: Setting Bootblock Size



### RWW and NRWW Sections



### RWW and NRWW differences



| Which Section does the Z-<br>pointer Address during the<br>Programming? | Which Section can be<br>Read during<br>Programming? | Is the CPU<br>Halted? | Read-While-<br>Write<br>Supported? |
|-------------------------------------------------------------------------|-----------------------------------------------------|-----------------------|------------------------------------|
| RWW section                                                             | NRWW section                                        | No                    | Yes                                |
| NRWW section                                                            | None                                                | Yes                   | No                                 |

## **Program Memory Paging**



Mega32: 64 Words / Page.

## Page Size

|   | CPU     | Flashsize | pagesize | Flash pages  | EEPROMSize | pagesize | EEPROM |
|---|---------|-----------|----------|--------------|------------|----------|--------|
|   | CFO     | Words     | bytes -  | riasii pages | bytes      | bytes    | pages  |
|   | Mega16  | 8k        | 64       | 128          | 512        | 1        | 512    |
| > | Mega32  | 16k       | 64       | 256          | 1024       | 4        | 256    |
|   | Mega64  | 32k       | 128      | 512          | 2048       | 1        | 2048   |
|   | Mega128 | 64k       | 128      | 512          | 4096       | 8        | 512    |



### **Typical Update Procedures**

( Read-Modify-Write )





### Using the SPM instruction

All Self-programming operations are performed using the SPM instruction. The operation is selected using the SPMCR Register (SPMCSR in some devices). The register is organized as shown in Figure 3.



When using the SPM function, the SPMEN bit must always be set within four cycles prior to executing the SPM instruction. This is to prevent unintentional Flash updates. The software must ensure that no interrupt routines are called between setting the SPMEN bit and executing the SPM instruction, thus exceeding the 4-cycle limit. The other four highlighted bits choose between the different SPM functions. The SPMEN bit is automatically cleared together with the function bit when the operation is completed.

### Page Erase

All Flash memory updates are done page by page. Before writing new data to a page, the page must be erased.

The Z-register is used to select the page to be erased. Set up the Z-register to point to a byte in the page to be erased. The lower bits selecting the byte within the page are ignored. For instance, on a device with a page size of 32 words (64 bytes), the lower six bits of the Z-register are ignored.

To erase a page, set the PGERS and SPMEN bits in the SPMCR Register and execute the SPM instruction.

| Bit 7 |       |   |        |        |       |       | Bit 0 |
|-------|-------|---|--------|--------|-------|-------|-------|
| SPMIE | RWWSB | - | RWWSRE | BLBSET | PGWRT | PGERS | SPMEN |

## **Loading Page Buffer**

To write new data to a page, the Page Buffer must be filled first. The Page Buffer is a separate (not SRAM) write-only buffer holding one temporary page. This buffer must be filled word by word. The buffer is copied to Flash memory in one operation.

The Z-register is used to select the word to be written into the buffer. The LSB of Z is ignored, as an entire word is always written in one operation. Single byte access is thus not possible. The higher bits of Z selecting the page are ignored when writing to the Page Buffers. The Z-register bit structure for a 32-word (64-byte) page is shown in Figure 4. Larger page sizes use more bits for word selection.

Figure 4. Writing to Page Buffer



To write a word to the Page Buffer, load the word into the R1:R0 Registers. Set the Z-register to point to the correct word and set only the SPMEN bit in the SPMCR Register. The SPM instruction must then be executed within four cycles.

### Page Write

When the Page Buffer is loaded with new data, it must be written to Flash memory. To do this, set up the Z-register the same way as described in the section regarding Page Erase. Then set the PGWRT and SPMEN bits in the SPMCR Register and execute the SPM instruction within four cycles. The R1:R0 Register contents are ignored. The use of the Z-register for 32-word (64-byte) page write is shown in Figure 5.

Figure 5. Writing a Page to Flash



The SPMEN bit can be polled to find out when the CPU is ready for further page updates. The update procedure can also be interrupt controlled. See the section on interrupts below for more information.

### The RWW Section Busy Flag

When performing a Page Erase or Page Write operation on the RWW section, the RWWSB Flag is set by hardware, indicating that the section is inaccessible. The RWWSB Flag should be cleared in software when the SPM operation is completed. This is done by setting the RWWSRE and SPMEN bits in the SPMCR Register, followed by an SPM instruction within four cycles. Alternatively, the flag is automatically cleared by starting to load the Page Buffers. The RWWSB Flag can be used by other parts of the application to check the RWW section's current accessibility. Refer to the devices' data sheet for more details.

Note that the contents of the Z-register and the R1:R0 Registers are ignored when using the RWWSRE function.

Note that if the RWW section accessed without re-enabling it after an erase or write operation, all addresses in the RRW section read 0xFFFF. This applies both when reading the Flash using LPM and if performing calls or jumps into the RWW section. The consequence of performing a jump into the RWW section without enabling it will therefore be that the program code "0xFFFF" is executed, eventually leading to that the program counter "falls" through the code space until it meets the first executable code. The first executable code would in that case be encountered on the first address of the NRWW section.



### **EEPROM Conflicts**

Note that all write operations to the EEPROM must be finished before executing the SPM instruction and vice versa. Write/erase of the Flash and EEPROM cannot occur simultaneously.

### **Typical Update Procedures**

Read-Modify-Write





### AVR Studio: Mega32 Lock Bits



### AVR Studio: Mega32 Reset Fuse



If BOOTRST set: Program execution starts in Boot Loader.

### Store Program Mem. Control Register



#### Bit 7 – SPMIE: SPM Interrupt Enable

When the SPMIE bit is written to one, and the I-bit in the Status Register is set (one), the SPM ready interrupt will be enabled. The SPM ready Interrupt will be executed as long as the SPMEN bit in the SPMCR Register is cleared.

#### Bit 6 – RWWSB: Read-While-Write Section Busy

When a self-programming (Page Erase or Page Write) operation to the RWW section is initiated, the RWWSB will be set (one) by hardware. When the RWWSB bit is set, the RWW section cannot be accessed. The RWWSB bit will be cleared if the RWWSRE bit is written to one after a Self-Programming operation is completed. Alternatively the RWWSB bit will automatically be cleared if a page load operation is initiated.

#### Bit 5 – Res: Reserved Bit

This bit is a reserved bit in the ATmega16 and always read as zero.



### Store Program Mem. Control Register

#### Bit 4 – RWWSRE: Read-While-Write Section Read Enable

When programming (Page Erase or Page Write) to the RWW section, the RWW section is blocked for reading (the RWWSB will be set by hardware). To re-enable the RWW section, the user software must wait until the programming is completed (SPMEN will be cleared). Then, if the RWWSRE bit is written to one at the same time as SPMEN, the next SPM instruction within four clock cycles re-enables the RWW section. The RWW section cannot be re-enabled while the Flash is busy with a page erase or a page write (SPMEN is set). If the RWWSRE bit is written while the Flash is being loaded, the Flash load operation will abort and the data loaded will be lost.

#### Bit 3 – BLBSET: Boot Lock Bit Set

If this bit is written to one at the same time as SPMEN, the next SPM instruction within four clock cycles sets Boot Lock bits, according to the data in R0. The data in R1 and the address in the Z-pointer are ignored. The BLBSET bit will automatically be cleared upon completion of the Lock bit set, or if no SPM instruction is executed within four clock cycles.

An LPM instruction within three cycles after BLBSET and SPMEN are set in the SPMCR Register, will read either the Lock bits or the Fuse bits (depending on Z0 in the Z-pointer) into the destination register. See "Reading the Fuse and Lock Bits from Software" on page 253 for details.

### Store Program Mem. Control Register

#### Bit 2 – PGWRT: Page Write

If this bit is written to one at the same time as SPMEN, the next SPM instruction within four clock cycles executes Page Write, with the data stored in the temporary buffer. The page address is taken from the high part of the Z-pointer. The data in R1 and R0 are ignored. The PGWRT bit will auto-clear upon completion of a page write, or if no SPM instruction is executed within four clock cycles. The CPU is halted during the entire page write operation if the NRWW section is addressed.

#### Bit 1 – PGERS: Page Erase

If this bit is written to one at the same time as SPMEN, the next SPM instruction within four clock cycles executes Page Erase. The page address is taken from the high part of the Z-pointer. The data in R1 and R0 are ignored. The PGERS bit will auto-clear upon completion of a page erase, or if no SPM instruction is executed within four clock cycles. The CPU is halted during the entire page write operation if the NRWW section is addressed.

#### Bit 0 – SPMEN: Store Program Memory Enable

This bit enables the SPM instruction for the next four clock cycles. If written to one together with either RWWSRE, BLBSET, PGWRT' or PGERS, the following SPM instruction will have a special meaning, see description above. If only SPMEN is written, the following SPM instruction will store the value in R1:R0 in the temporary page buffer addressed by the Z-pointer. The LSB of the Z-pointer is ignored. The SPMEN bit will auto-clear upon completion of an SPM instruction, or if no SPM instruction is executed within four clock cycles. During page erase and page write, the SPMEN bit remains high until the operation is completed.

Writing any other combination than "10001", "01001", "00101", "00011" or "00001" in the lower five bits will have no effect.



### **Addressing the Flash**

The Z-pointer is used to address the SPM commands.

| Bit      |
|----------|
| ZH (R31) |
| ZL (R30) |
|          |

| 15  | 14  | 13  | 12  | 11  | 10  | 9  | 8  |
|-----|-----|-----|-----|-----|-----|----|----|
| Z15 | Z14 | Z13 | Z12 | Z11 | Z10 | Z9 | Z8 |
| Z7  | Z6  | Z5  | Z4  | Z3  | Z2  | Z1 | Z0 |
| 7   | 6   | 5   | 4   | 3   | 2   | 1  | 0  |

Since the Flash is organized in pages (see Table 111 on page 263), the Program Counter can be treated as having two different sections. One section, consisting of the least significant bits, is addressing the words within a page, while the most significant bits are addressing the pages. This is shown in Figure 126. Note that the Page Erase and Page Write operations are addressed independently. Therefore it is of major importance that the Boot Loader software addresses the same page in both the Page Erase and Page Write operation. Once a programming operation is initiated, the address is latched and the Z-pointer can be used for other operations.

The only SPM operation that does not use the Z-pointer is Setting the Boot Loader Lock bits. The content of the Z-pointer is ignored and will have no effect on the operation. The LPM instruction does also use the Z pointer to store the address. Since this instruction addresses the Flash byte by byte, also the LSB (bit Z0) of the Z-pointer is used.

## Addressing the Flash (Mega32)



Notes: 1. The different variables used in Figure 126 are listed in Table 102 on page 257.

PCPAGE and PCWORD are listed in Table 111 on page 263.

### Addressing the Flash (Former Slide)

| Variable |          | Corresponding<br>Z-value <sup>(1)</sup> | Description                                                                                                            |
|----------|----------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| PCMSB    | 13       |                                         | Most significant bit in the Program Counter.<br>(The Program Counter is 14 bits PC[13:0])                              |
| PAGEMSB  | 5        |                                         | Most significant bit which is used to address the words within one page (64 words in a page requires 6 bits PC [5:0]). |
| ZPCMSB   |          | Z14                                     | Bit in Z-register that is mapped to PCMSB.  Because Z0 is not used, the ZPCMSB equals  PCMSB + 1.                      |
| ZPAGEMSB |          | Z6                                      | Bit in Z-register that is mapped to PAGEMSB.  Because Z0 is not used, the ZPAGEMSB equals PAGEMSB + 1.                 |
| PCPAGE   | PC[13:6] | Z14:Z7                                  | Program Counter page address: Page select, for page erase and page write                                               |
| PCWORD   | PC[5:0]  | Z6:Z1                                   | Program Counter word address: Word select, for filling temporary buffer (must be zero during page write operation)     |

Note: 1. Z15: always ignored

Z0: should be zero for all SPM commands, byte select for the LPM instruction.

## Flash Programming Time

The Calibrated RC Oscillator is used to time Flash accesses. Table 99 shows the typical programming time for Flash accesses from the CPU.

Table 99. SPM Programming Time.

| Symbol                                                              | Min Programming Time | Max Programming Time |  |
|---------------------------------------------------------------------|----------------------|----------------------|--|
| Flash write (Page Erase, Page<br>Write, and write Lock bits by SPM) | 3.7 ms               | 4.5 ms               |  |

### **AVR109: Self Programming**



Application Note

**AVR109: Self Programming** 

#### **Features**

- C-code sample application for Self Programming
- Read and Write Both Flash and EEPROM Memories
- Read and Write Lock Bits
- Read Fuse Bits
- Designed to work with AVR911 Open Source Programmer
- Compatible with AVRProg
- Protocol optimized for efficient programming

Available at Campus File Sharing



### AVR Prog (version 1.40)



#### **IMPORTANT:**

Use only COM ports 1 – 4!

#### Problems?

- Try running as administrator
- Try COM setting: "FIFO" = 1.

Integrated in AVR Studio (version 4 only)

- and as separate program at Campus File Sharing



### AVR libc: Bootloader Support Utilities

```
Defines
<avr/boot.h>: Bootloader Support Utilities
Defines
#define BOOTLOADER SECTION attribute ((section (".bootloader")))
#define boot spm interrupt enable() ( SPM REG |= (uint8 t) BV(SPMIE))
#define boot spm interrupt disable() ( SPM REG &= (uint8 t)~ BV(SPMIE))
#define boot is spm interrupt() ( SPM REG & (uint8 t) BV(SPMIE))
#define boot rww busy() ( SPM REG & (uint8 t) BV( COMMON ASB))
#define boot spm busy() ( SPM REG & (uint8 t) BV( SPM ENABLE))
#define boot_spm_busy_wait() do{}while(boot_spm_busy())
#define GET LOW FUSE BITS (0x0000)
#define GET LOCK BITS (0x0001)
#define GET EXTENDED FUSE BITS (0x0002)
#define GET HIGH FUSE BITS (0x0003)
#define boot lock fuse bits get(address)
#define boot signature byte get(addr)
#define boot page_fill(address, data) __boot_page_fill_normal(address, data)
#define boot_page_erase(address) __boot_page_erase_normal(address)
#define boot page write(address) boot page write normal(address)
#define boot_rww_enable() __boot_rww_enable()
#define boot lock bits set(lock bits) boot lock bits set(lock bits)
#define boot page fill safe(address, data)
#define boot page erase safe(address)
#define boot page write safe(address)
#define boot rww enable safe()
#define boot lock bits set safe(lock bits)
```

### <avr/boot.h>

```
#define BOOTLOADER_SECTION __attribute__ ((section (".bootloader")))
```

```
#define boot_spm_busy_wait() do{}while(boot_spm_busy())
```

Wait while the SPM instruction is busy.

```
#define boot_rww_enable() __boot_rww_enable()
```

Enable the Read-While-Write memory section.

### <avr/boot.h>

```
#define boot_page_erase ( address ) __boot_page_erase_normal(address)
```

Erase the flash page that contains address.

#### Note:

address is a byte address in flash, not a word address.

Fill the bootloader temporary page buffer for flash address with data word.

```
#define boot_page_write ( address ) __boot_page_write_normal(address)
```

Write the bootloader temporary page buffer to flash page that contains address.

## <avr/pgmspace.h>

## Locating the boot loader code (v5)



## Locating the boot loader code (v6)



### Minimum UART driver (header file)

### Locating the UART driver

```
attribute__ ((section (".uart")))

─void InitUART()

   // "Normal" clock, no multiprocessor mode (= default)
   UCSRA = 0b00100000:
   // No interrupts enabled
   // Receiver enabled
   // Transmitter enabled
   UCSRB = 0b00011000;
   // Asynchronous operation, 1 stop bit, no parity
   // 8 data bits
   UCSRC = 0b100001101;
   //Baud rate = 115200
   // Write upper part of UBRR
   UBRRH = ((XTAL/16)/115200 - 1) >> 8;
   // Write lower part of UBRR
   UBRRL = ((XTAL/16)/115200 - 1);
```

### Locating the UART driver

```
__attribute__ ((section (".uart")))
char ReadChar()
{
   // Wait for new character received
   while ( (UCSRA & (1<<7)) == 0 )
   {}
   // Then return it
   return UDR;
}</pre>
```

```
__attribute__ ((section (".uart")))

void SendChar(char Ch)

{
    // Wait for transmitter register empty (ready for new character)
    while ( (UCSRA & (1<<5)) == 0 )
    {}
    // Then send the character
    UDR = Ch;
}
```

## Locating the Boot Loader main()

```
#include <avr/io.h>
 #include <avr/boot.h>
 #include <avr/pgmspace.h>
 #include "uart.h"
 #define PAGESIZE 128
 // Assume 2048 word boot loader
 #define APP END 0x3800
 // Definitions for device recognition (ATMega32)
 #define PARTCODE
 #define SIGNATURE BYTE 1 0x1E
 #define SIGNATURE BYTE 2 0x95
 #define SIGNATURE BYTE 3 0x02
BOOTLOADER SECTION int main()
```

### Boot Loader basic init code

```
□BOOTLOADER SECTION int main()

 char val:
 unsigned int address;
 unsigned int temp int;
   // Disable all interrupts while boot loading
    asm ("cli");
   // Clear SREG
     asm ("eor r1,r1");
    _asm ("out 0x3f,r1");
   // Spack pointer = 0x0800
     asm ("ldi r28,0x5F");
    asm ("ldi r29,0x08");
    asm ("out 0x3e,r29");
    asm ("out 0x3d,r28" );
   // Initialize UART: 115200 bit/s, 8 data bits, no parity
   InitUART();
   while (1)
```

### End of lesson 4

