# **SystemVerilog Verification**

NCTU-EE IC Lab SPRING 2022

Lecturer: Chih-Wei Peng



## **Outline**

#### ✓ Section 1 Functional Coverage

- Coverpoint & Covergroup
- Specifying sample event timing
- Bin creation
- Options
- Coverage measurement

#### ✓ Section 2 Assertion

- What is assertion
- Assertion types
- Sequence & Properties

## **Outline**

#### ✓ Section 1 Functional Coverage

- Coverpoint & Covergroup
- Specifying sample event timing
- Bin creation
- Options
- Coverage measurement

#### ✓ Section 2 Assertion

- What is assertion
- Assertion types
- Sequence & Properties

## Coverage



Fig. 9.2 Coverage flow



# **Code Coverage**

#### ✓ Statement (line) coverage

Lines of source code which have been tested

#### ✓ Block coverage

Blocks of source code which have been tested



#### ✓ Conditional/Expression coverage

Boolean sub-expressions have been tested for a true or a false value.

### ✓ Branch/Decision coverage

Branches of the control structures have been executed.

#### Toggle coverage

Design activity in terms of changes in signal values.

## ✓ FSM coverage

States have been visited.



## Functional Coverage in SystemVerilog

- ✓ Sample points are known as cover point.
- A cover point can be an integral variable or an integral expression.
- ✓ Multiple cover points sample at the same time are placed together in a cover group
- ✓ A cover group can sample any visible variable directly such as program variables, signals from an interface, or any signal in the design (using a hierarchical reference). (see <u>Appendix A</u>.)

## Functional Coverage in SystemVerilog

#### ✓ Create a cover group which encapsulates:

- Group of cover points
- Bins definitions
- Coverage goal
- Defining Coverage bins sample timing
- Track progress



## **Specifying Sample Event Timing**

- ✓ Define sample\_event in coverage\_group
- ✓ Valid sample\_event\_definition:
  - @([specified\_edge] signals | variables)
- ✓ Bins are updated synchronously as the sample\_event occurs
  - Can also use cov\_object.sample() to update the bins



## IFF

#### Event control

Only be triggered when the expression after iff is true

```
1 @(posedge clk iff(valid)); if and only if 2 //do_something;
```

#### ✓ Good for sampling

```
//Example 1
covergroup cg1@(posedge clk);
coverpoint cp_varib iff(!reset);
endgroup

//Example 2
//Example 2

covergroup cg2@(posedge clk iff(!reset));
coverpoint cp_varib;
endgroup
```



## **How Is Coverage Information Gather**

- ✓ SystemVerilog automatically creates a number of bins for cover point.
- ✓ By default, NC-Verilog automatically creates at most 64 bins.

Values are equally distributed in each bin
 3-bit variable → 8 possible values → 8 autobins will be created

• 16-bit variable → 65536 possible values → each bins covers 1024 values

Option auto\_bin\_max specifies the maximum number of bins to

create. ex: 32

{option.auto\_bin\_max = yourdef }

16-bit variable → each bins covers 2048 values

-> 65836 =2048

共有65536個 value 用64分,去cover :每個分,右6024個 value

## What is bin?

- ✓ What is bin? bin is a container for each value in the given range of possible values of a coverage point variable.
- ✓ Without auto binning:
  - Coverage is :

```
# of bins covered (have at_least hits)
```

# of total bins

✓ With auto binning:

(auto\_bin\_max limit the number of bins used in the coverage calculation)

Coverage is :

```
# of bins covered (have at_least hits)
```

min (possible values for data type | auto\_bin\_max)



## Coverage Measurement Example

- ✓ Each covergroup contributes equally
- ✓ Within covergroup, each coverpoint/cross block contributes equally
- **✓ Attributes change contributions**



Cover Group 2 coverpoint% x .33 + coverpoint% x .33 + cross % x .33 = group coverage %

Group 1 % x 0.5 + Group 2 % x 0.5 = Coverage Percent



### **User-Defined Bin**

- ✓ Define state bins using a range
- ✓ Define transitions bins using state transitions

```
covergroup MyCov @ (cov event);
        coverpoint port number{
                                       //creates 1 state bin
4
           bins s0 = \{[0: 7]\};
           bins s1 [] = {[8:15]}; //creates 8 state bins
                                       //a bin array s1[8] ~ s1[15]
           ignore bins ignore = {16,20}; //ignore if hit
           illegal bins bad = default; //error message if hit
10
           bins t0 = (0=>8, 9=>0); //creates 1 transition bin
           bins t1 [] = ([0:8]=>[8:15]); //creates 72 transition bins
11
           bins other trans = default;  //all other transitions
12
13
                098,198,298 -- 198
14
                                              コキタ×8・TV
    endgroup
15
                                       7=7/5
                0 引 5 ---
```



# Cross Coverage Bin Creation (Automatic)

SystemVerilog can automatically creates cross coverage bins

Cross bins for all combinations of the individual state

# **Coverage Options**

- SystemVerilog defines a set of options. Options control the behavior of the cover group, coverpoint, and cross.
- ✓ Most of the options can be set procedurally after a cover group has been instantiated.



## Important Coverage Options

#### ✓ at\_least(1):

Minimum number of times for a bin to be hit to be considered covered

#### ✓ auto\_bin\_max(64):

- Maximum number of bins that can be created automatically
- Each bin contains equal number of values

#### ✓ per\_instance(0):

Keeps track of coverage for each instance when it is set true



## **Coverage Options Example**

✓ The syntax of specifying options in the covergroup: option.option\_name = expression;

```
covergroup address cov () @ (posedge ce);
 8
      option.name = "address cov";
      option.comment = "This is cool";
      option.per instance = 1;
10
      option.goal = 100;
11
12
      ADDRESS : coverpoint addr {
        option.auto bin_max = 100;
13
14
15
      ADDRESS2 : coverpoint addr2 {
16
        option.auto bin max = 10;
17
18
    endgroup
```

## **Determining Coverage Progress**

√ \$get\_coverage() returns testbench coverage percentage as a real value

```
repeat (10) begin
  addr = $urandom_range(0,7);
  // Sample the covergroup
  my_cov.sample();
  #10;
end
// Stop the coverage collection
my_cov.stop();
// Display the coverage
$display("Instance coverage is %e",my_cov.get_coverage());
```

#### **Outline**

#### ✓ Section 1 Functional Coverage

- Coverpoint & Covergroup
- Specifying sample event timing
- Bin creation
- Options
- Coverage measurement

#### ✓ Section 2 Assertion

- What is assertion
- Assertion types
- Sequence & Properties

## What is Assertion?

- ✓ An assertion is a design condition that you want to make sure never violates.
  - Assertion can be written in Verilog, but it's a lot of extra code



Each request must be followed by an acknowledge within 1 to 3 clock cycles



To test for a sequence of events requires several lines of Verilog code

- Difficult to write, read and maintain
- Cannot easily be turned off during reset or other don't care times

```
always @ (posedge reg) begin
  @(posedge clk) ; // synch to clock
  fork: watch for ack
    parameter N = 3;
    begin: cycle counter
      repeat (N) @(posedge clk);
      $display("Assertion Failure", $time);
      disable check ack;
    end // cycle counter
    begin: check ack
      @(posedge ack)
      $display("Assertion Success", $time);
      disable cycle counter;
    end // check ack
  join: watch for ack
end
```



# Verilog Assertion

# A checking function written in Verilog looks like RTL code

- Synthesis compiler can't distinguish the hardware model from the embedded checker code
- To hide the checker code from synthesis, need more extra effort

```
if (if condition)
                                    RTL code
   // do true statements
                                                   How many engineer's will go to
else
                                                   this much extra effort to add
//synthesis translate off
                                                     embedded checking to an
if (!if condition)
                                   checker code
                                                      if...else RTL statement?
//synthesis translate on
   // do the not true statements
                                       RTL code
//synthesis translate off
else
                                                            checker code
   $display("if condition tested either an X or Z");
//synthesis translate on
```

# SystemVerilog Assertions

#### ✓ SystemVerilog assertions have several advantages

- Concise syntax
- Ignore by synthesis
- Can be disabled
- Can have severity level

# ✓ Some SystemVerilog constructs have built-in assertions-like checking!

- always\_comb / always\_ff
- Unique case / unique if ... else
- Enumerated variables
- By using this constructs, designer get the advantage of selfchecking code without the need of assertions!

## **Assertion Severity Levels**

```
ReadCheck: assert (data == correct_data)

else $error("memory read error");

Igt10: assert (I > 10)

else $warning("I has exceeded 10");
```

## SystemVerilog Assertions

- ✓ SystemVerilog has two types of assertions.
- ✓ Immediate assertions test for a condition at the current time

```
always @(state)
assert ($onehot(state)) else $fatal;

An immediate assertion is the same as an if...else statement, but with assertion controls
```

✓ Concurrent assertions test for a sequence of events over multiple clock cycles





### Immediate Assertions

# ✓ A test of an expression when the moment the statement is executing

[name:] assert (expression) [pass\_statement] [else fail\_statement]

- May be used in initial, always, tasks, and functions
- Performs a Boolean true/false test
- Evaluates the test at the instant the assert statement is executed

```
always @(negedge reset)
  a_fsm_reset: assert (state == LOAD)
  $display("FSM reset in %m passed");
else
  $display("FSM reset in %m failed");
```

The name is optional:

- Creates a named hierarchy scope that can be displayed with %m
- Provides a way to turn off specific assertions



#### **Concurrent Assertions**

# ✓ Test for a sequence of events spread over multiple clock cycles

[name:] assert property (property\_spec) [pass\_statement] else [fail\_statement]

- The property\_spec describes a sequence of events
- May be used in initial, always, or stand-alone

```
always @ (posedge clock)

if (State == FETCH)

ap_req_gnt: assert property (p_req_gnt) passed_count++; else $fatal;

property p_req_gnt;

@ (posedge clock) request ##3 grant ##1 !request ##1 !grant;
endproperty: p_req_gnt

request must be true immediately, grant must be true 3 clocks cycles later, followed by request being false, and then grant being false
```



## **Properties and Sequence**

- ✓ The argument to assert property() is a property spec
  - Contains the definition of a sequence of events

```
ap_Req2E: assert property (pReq2E) else $error;

property pReq2E;

@ (posedge clock) (request ##3 grant ##1 (qABC and qDE));
endproperty: pReq2E
```

A complex property can be built using sequence blocks

```
sequence qABC;
 (a ##3 b ##1 c);
endsequence: qABC
```

```
sequence qDE;
 (d ##[1:4] e);
endsequence: qDE
```

A simple sequence can also be specify in assert

```
always @ (posedge clock)

if (State == FETCH)

assert property (request ##1 grant) else $error;

The clock cycle can be inferred from where the assertion is called
```



# ## Cycle Delay

#### ✓ ## represents a "cycle delay"

 Specifies the number of clock cycles to wait until the next expression in the sequence is evaluated

- request must be followed one clock cycle later by grant
- grant must followed one clock cycle later by !request
- !request must be followed one clock cycle later by !grant





## **Multi-Cycle or Range Delay**

- ✓ ##n specifies a fixed number of clock cycles
  - n must be a non-negative constant expression

```
request ##3 grant;
```

After evaluating request, skip 2 clocks and then evaluate grant on the 3rd clock

✓ ## [min\_count:max\_count] specifies a range of clock cycles, also they must be non-negative constants

```
After evaluating request, grant must be true between 1 and 3 clocks later

This sequence would evaluate as true for:

(request ##1 grant);
or (request ##2 grant);
or (request ##3 grant);
```



# Sequences

- Sometimes necessary to capture sequence of events in properties
- Most sequences are described using ## operator

A ##2 B
"A happens then exactly 2 cycles later B happens"



A ##[2:3] B
"A happens then 2 to 3 cycles later
B happens"



A ##[2:\$] B
"A happens then 2 or more cycles later B
happens"



# Sequences

Repetition operator [\*N] is also sometimes useful:

A [\*3]
"A happens 3 times in a row



## **Implication**

#### ✓ Overlapped |->

 S1 | -> S2, If the sequence S1 matches, then sequence S2 must also matches at the same cycle

#### ✓ Non-overlapped |=>

 S1 | => S2, If the sequence S1 matches, then at the next cycle, sequence S2 must also matches

#### Preconditioned with an implication operator

If the condition is true, sequence evaluation starts immediately
 (|->) or next cycle (|=>), otherwise it acts as if it succeeded

```
property p_req_ack;
@(posedge clk) mem_en |-> (req ##2 ack);
endproperty: p_req_ack
```



```
property p_req_ack;
@ (posedge clk) mem_en |=> (req ##2 ack);
endproperty: p_req_ack
```



# Combining Sequences

#### ✓ and

 s1 and s2, succeeds if s1 and s2
 succeed. The end time is the end of the sequence that terminates last



#### ✓ intersect

s1 intersect s3, succeeds if s1 and s3 succeed and if end time of s1 is the same with the end of s3

#### ✓ Or

 s1 or s4, succeeds whenever at least one of two operands s1 and s4 is evaluated to true

## And vs Intersect





## **Assertion System Functions**

#### √ \$rose

 asserts that if the variable changes from 0 to 1 between one posedge clock and the next, detect must be 1 on the following clock.

```
assert property
  (@(posedge clk) $rose(in) |=> detect);
```

#### √ \$fell

 asserts that if the variable changes from 1 to 0 between one posedge clock and the next, detect must be 1 on the following clock

```
assert property
  (@(posedge clk) $fell(in) |=> detect);
```

## **Assertion System Functions**

- √ \$stable
  - states that data shouldn't change while enable is 0.

```
assert property (@(posedge clk) enable == 0 |=> $stable(data));
```

- ✓ \$past
  - provides the value of the signal from the previous clock cycle



## **Assertion Building Blocks**





## **Appendix A - Cover point Expression**

- ✓ Using XMR (cross module reference)
  - Cover\_xmr: coverpoint top.DUT.Submodule.bus\_address;
- ✓ Part select
  - Cover\_part: coverpoint bus\_address[31:2];
- ✓ Expression
  - Cocver\_exp: coverpoint (a\*b);
- ✓ Function return value
  - Cover\_fun: coverpoint funcation\_call();
- ✓ Ref variable
  - covergroup (ref int r\_v) cg;cover\_ref: coverpoint r\_v;endgroup



## **Automatic State Bin Creation Example**

#### ✓ Bin name is "auto[value\_range]"

The value\_range are the value which triggered that bin

```
program automatic test (busifc.TB ifc);
                                                                                       Coverpoint Coverage report
38
         class Transaction;
                                                                                       CoverageGroup: CovPort
39
             rand bit [31:0] data;
                                                                                           Coverpoint: tr.port
          → rand bit [ 2:0] port;
40
                                                                                       Summary
41
         endclass
                                                                                           Coverage: 87.50
                                                                                           Goal: 100
43
         covergroup CovPort;
                                                                                           Number of Expected auto-bins: 8
44
             coverpoint tr.port;
                                                                                           Number of User Defined Bins: 0
45
         endgroup
                                                                                           Number of Automatically Generated Bins: 7
46
                                                                                           Number of User Defined Transitions: 0
47
         initial begin
             Transaction tr:
                                                                                           Automatically Generated Bins
49
             CovPort ck;
                                                  // Transaction to be sampled~
50
             tr = new();
                                                                                           Bin
                                                                                                          # hits
                                                                                                                     at least
             ck = new();
                                                  // Instantiate group
51
             repeat (32) begin
                                                                                           auto[1]
53
                                                  // wait a cycle
                 @ifc.cb:
                                                                                           auto[2]
54
                 assert(tr.randomize());
                                                  // Create a Transaction
                                                                                           auto[3]
                 ifc.cb.port <= tr.port;</pre>
                                                  // Transmit onto interface
                                                                                           auto[4]
                 ifc.cb.data <= tr.data;
                                                                                           auto[5]
57
                 ck.sample();
                                                  // Gather coverage
                                                                                           auto[6]
58
             end
                                                                                           auto[7]
         end
    endprogram
```



#### Reference

#### ✓ Website:

- http://www.testbench.in/
- http://www.asic-world.com/systemverilog/tutorial.html
- http://www.doulos.com/knowhow/sysverilog/tutorial/assertions/

#### ✓ Textbook:

 "SystemVerilog for Verification: A Guide to Learning the Testbench Language Features" 3rd ed. 2012 Edition, by Chris Spear (e-book is available in NCTU library.)