# lab1 report

B10902105 何珮瑄

## **Modules**

I add new modules below:

#### **Adder**

Adder has two inputs data1\_in data2\_in and one output data\_o.

Adder takes two 32-bit binary numbers as inputs (data1\_in and data2\_in), performs binary addition on them, and outputs the result as a 32-bit binary number on the data\_o output port.

#### **ALU Control**

ALU Control has two inputs funct i, ALUOp i and one output ALUCtrl o.

ALU takes control signals (funct\_i and ALUOP\_i) and generates the appropriate control signal for the ALU operation as ALUCTI\_o. This control signal specifies the type of operation (e.g., addition, subtraction, bitwise AND, XOR, etc.) to be performed by the ALU based on the input conditions.

#### **ALU**

```
ALU has inputs data1_i data2_i ALUCtrl_i, and output data_o
```

It takes two 32-bit binary numbers, performs a specific operation on them based on the control signal (ALUCTT\_i), to determine the operation as a 32-bit binary number on the data\_o output port.

#### Control

```
Control has one input op_i and outputs ALUOP_O, ALUSTC_O, RegWrite_O
```

It generates control signals (ALUOP\_O, ALUSTC\_O, REGWrite\_O) based on the input opcode Op\_i, determining the type of ALU operation, the source of data for the ALU operation, and whether data should be written back to registers

lab1 report

#### MUX32

MUX32 has inputs data1\_i data2\_i select\_i and output data\_o

MUX32" module is a 32-bit multiplexer that takes two 32-bit data sources (data1\_i and data2\_i) and selects one of them based on the control signal (select\_i). The selected data is then provided as the output on the data\_o.

## Sign\_Extend

one input data\_i and one output data\_o

[{20{data\_i[11]}}] creates a 20-bit concatenation of the most significant bit (data\_i[11]), and concatenation with the original data\_i[11:0]. Sign\_Extend module takes a 12-bit input, sign-extends it to 32 bits, and provides the sign-extended output on the data\_o

#### **CPU**

Finally, the CPU connects these components together as the final data path given in the spec.

# **Development Environment:**

macOS & iverilog

lab1 report