# **ECE 385**

Fall 2023

Experiment #7

# HDMI Text Mode Controller with AXI4 Interface

Ziyi Lin Zhuoyang Lai TA: Jerry Wang

#### 1.Introduction

a.

HDMI interface read and write through AXI4 bus, and drawX, drawY signal. We use two different kinds of storage methods, in particular, registers and on-chip-mem.

b.

The logic condition to set the color has changed, now color is dependent on the control register of color and font ROM to determine the background or foreground color.

#### Advantage:

We use packaged IP which can be repeatedly reused once being functional.

It can save a lot of time on design.

AXI bus is more suitable for large data transmission.

Disadvantage: Implementation of AXI bus IP is complicated, compared to lab 6.2.

## 2. Written Description of Lab 7 System

i. Written Description of the entire Lab 7 system

Create a monochrome graphics controller for the MicroBlaze to be connected via AXI4-Lite bus

ii.Describe at a high level your HDMI Text Mode controller IP.

HDMI\_Text\_Controller contains 600 words of VRAM, 1 control register, corresponding Font\_ROM and our logic map draw\_x, draw\_y to char, the vga sycronize generator. The input port is Clock\_signal, Reset signal, Output port is HDMI output.



Fig1. HDMI Text Mode controller

iii.Describe the logic used to read and write your HDMI AXI registers.

The AXI4-Lite interface consists of five channels: Read Address, Read Data, Write Address, Write Data, and Write Response. An AXI4 read transaction using the Read Address and Data channels is shown in Figure 3. Address and control signal tells slave which register to write and write data tells the slave what data should be write into register.

Similarly, an AXI4 write transaction using the Write Address, Data, and Response channels is shown in Figure 2. Address and control signal tells the slave which register to read and data read from register will be returned back on Read data Channel.





AXI Write

Fig3. AXI Read

iv.Describe the algorithm used to draw the text characters from the VRAM and font ROM First, map draw x, draw y to corresponding register.

```
Reg id = (DrawY/16)*20 + DrawX/32
```

Second, calculate the corresponding top left pixel of register block.

 $Top_x = 32*(reg_id \% 20)$ 

 $Top_y = 32*(addr_reg \% 20)$ 

Third, find which four parts of register draw\_x and draw\_y belongs to

If DrawX - shape\_x  $\Rightarrow$  24://draw\_x belongs to last part of reg

Find the corresponding row in font\_rom

row= DrawY - shape\_y + 16\*slv\_regs[addr\_reg][30:24]

Call the module font\_rom(.addr(row),.data(sprite\_data))

Value stored in sprite data is exactly the char we need to print

If DrawX - shape\_x >= 16 && DrawX - shape\_x <24://draw\_x belongs to third part of reg Follow the previous pseudocode

If DrawX - shape\_x >=  $8 \& DrawX - shape_x <16://draw_x belongs to second part of reg Follow the previous pseudocode$ 

Else: // draw\_x belongs to last part of reg

Follow the previous pseudocode

Fourth, after getting the value of sprite\_data, visit the control register, the following implementation is described in v.

v.Describe your implementation of the inverse color bit, as well as the implementation of the control register.

Visit the control register in axi file and find the corresponding RGB color.

| Bit      | 31-25  | 24-21 | 20-17 | 16-13 | 12-9  | 8-5   | 4-1   | 0      |
|----------|--------|-------|-------|-------|-------|-------|-------|--------|
| Function | UNUSED | FGD_R | FGD_G | FGD_B | BKG_R | BKG_G | BKG_B | UNUSED |

If inverse color bit in vram reg is 1, then reverse the background and foreground color.

| Bit      | 31  | 30-24 | 23  | 22-16 | 15  | 14-8  | 7   | 6-0   |
|----------|-----|-------|-----|-------|-----|-------|-----|-------|
| Function | IV3 | CODE3 | IV2 | CODE2 | IV1 | CODE1 | IVO | CODE0 |

#### Following is psudocode

```
if((sprite_data[index])^iv_bit)
    Then color = foreground.
    Else color = background.
```

#### b. Week 2 (Color Text Display)

#### i.Describe the hardware changes:

- 1. We remove the registers and instantiate on chip memory. The on-chip memory blocks (BRAM) blocks on the FPGA have two ports, each of which may be read or write. We use true dual port which both ports can read and write. one side interact with axi bus, the other port is read only which returns word address of draw\_x and draw\_y which will be further used for font display.
- 2. Corresponding modifications to the IP Editor.

We remove the registers and instantiate on chip memory and change the color mapper according to the new memory map

3.Modified sprite drawing algorithm with the updated indexing equations from on-screen pixels to VRAM.

```
First find the correspond word adder of draw_x and draw_y
```

```
Word_id = (DrawY/16)*40 + DrawX/16
```

Second find the top left pixel of corresponding word\_id

```
top_y = 16*(DrawY/16)

top_x = 16*(DrawX/16)
```

Third identify draw x, draw y belongs to the first char or the second char.

```
DrawX - shape_x >= 8://belong to second char

Find row in font_rom file:

sprite_addr = DrawY - shape_y + 16*reg_data[30:24]

Else://belongs to first char

sprite_addr = DrawY - shape_y + 16*reg_data[14:8]
```

Table 7. Bit Encoding for VRAM (Color Mode, Word Addresses 0x000-0x4AF)

| Bit      | 31  | 30-24 | 23-20    | 19-16    | 15  | 14-8  | 7-4      | 3-0      |
|----------|-----|-------|----------|----------|-----|-------|----------|----------|
| Function | IV1 | CODE1 | FGD_IDX1 | BKG_IDX1 | IV0 | CODE0 | FGD_IDX0 | BKG_IDX0 |

Forth after find the sprite\_adder in rom file, call the font\_rom mudule and return the content of char

```
font_rom font_rom(.addr(sprite_addr),.data(sprite_data))
```

## color selection will be describe in part4

4.modifications to support multicolored text

Find the color index from the word adder, which is 4 bits foreground color and 4 bits background color. Visit the slv\_reg (extended to 8 registers which hold 16 kinds of color) and according to the 4 bits index, find the corresponding RGB.

| Address | 31-25  | 24-21 | 20-17 | 16-13 | 12-9 | 8-5  | 4-1  | 0      |
|---------|--------|-------|-------|-------|------|------|------|--------|
| 0x800   | UNUSED | C1_R  | C1_G  | C1_B  | C0_R | C0_G | C0_B | UNUSED |

If inverse bit in char is 1 then inverse the foreground and background color.

5. Additional hardware/code to draw paletted colors.

To differentiate whether we should visit the paletted colors reg or memory on chip, we should assert if adder is larger than 0x800. After then we should minus the adder by 2048(0x800).

## 3.Block Diagram.



Fig4. Top level for 7.1



Fig5. Top level for 7.2

b.Internal block diagram of the IP you designed for each week.



Fig6. Summary of internal block diagram for lab7.1



Fig7. Summary of internal block diagram for lab7.2 In the control signal we set a FSM that wait for 3 clock to read the data from BRAM



Fig8. FSM for lab7.2



Fig9. internal block diagram of IP for lab7.2 from vivado

#### 4. Module Descriptions.

Module: lab7\_toplevel.sv

Input: reset rtl 0, uart rtl 0 rxd, Clk

Output: hdmi\_tmds\_clk\_n, hdmi\_tmds\_clk\_p, [2:0] hdmi\_tmds\_data\_n, hdmi\_tmds\_data\_p

Description: The lab7 toplevel module is designed for a project involving both serial

communication (UART) and video output (HDMI).

Purpose: Acts as a bridge between various peripherals and a core processing module

Module: clk\_wiz\_1

Input: clk\_100MHZ, reset Output: clk\_out1, locked

Description: The Clocking Wizard enables designers to generate clock signals with specific

frequencies, can be reset via reset signal.

Purpose: setting the desired clock frequency without the need for manually coding

Module: mdm (Micro blaze debug module)

Input: debug signal Output: debug data

Description: providing debugging and monitoring capabilities for MicroBlaze-based FPGA

designs.

Purpose: facilitate the debugging and monitoring of MicroBlaze soft processors embedded in

FPGA designs.

Module: MicroBlaze

Input: M\_AXI\_DP (Peripheral Data Interface, AXI4-Lite or AXI4 interface)

DLMB( Data interface, Local Memory Bus (BRAM only))

M AXI IP (Peripheral Instruction interface, AXI4-Lite interface)

ILMB (Instruction interface, Local Memory Bus (BRAM only))

S0 AXIS..S15 AXIS (AXI4-Stream interface slave direct connection interfaces)

M AXI DC (Data-side cache AXI4 interface)

M ACE DC (Data-side cache AXI Coherency Extension (ACE) interface)

M AXI IC (Instruction-side cache AXI4 interface)

M ACE IC (Instruction-side cache AXI Coherency Extension (ACE) interface)

Output: M AXI DP (Peripheral Data Interface, AXI4-Lite or AXI4 interface)

DLMB (Data interface, Local Memory Bus (BRAM only))

M0\_AXIS..M15\_AXIS(AXI4-Stream interface master direct connection interface)

M AXI DC (Data-side cache AXI4 interface)

M ACE DC (Data-side cache AXI Coherency Extension (ACE) interface)

Description: The MicroBlaze core is organized as a Harvard architecture with separate bus interface units for data and instruction accesses.

Purpose: compute, modify and read memory and finish tasks according to the instruction.

Module: axi uart

Inputs: S AXI ACLK, S AXI ARESETN, Freeze,

- S AXI AWADDR[C S AXI ADDR WIDTH-1:0], S AXI AWVALID,
- S AXI WDATA[C S AXI DATA WIDTH 1:0],
- S AXI WSTB[C S AXI DATA WIDTH/8-1:0],
- S AXI WVALID, S AXI BREADY,
- S\_AXI\_ARADDR[C\_S\_AXI\_ADDR\_WIDTH[1:0], S\_AXI\_ARVALID,
- S AXI RREADY

Outputs: IP2INTC\_Irpt, S\_AXI\_AWREADY, S\_AXI\_WREADY, S\_AXI\_BRESP[1:0], S\_AXI\_BVALID, S\_AXI\_ARREADY, S\_AXI\_RDATA[C\_S\_AXI\_DATA\_WIDTH [1:0], S\_AXI\_RRESP[1:0], S\_AXI\_RVALID //from datasheet

Description: UART is a hardware module that provides asynchronous serial communication. It is used for transmitting and receiving data between devices in a serial fashion. By using AXI4-Lite Interface Signals we can control UART.

Purpose: facilitate serial communication between digital devices.

Module: microblaze\_0\_axi\_intc Inputs: s\_axi\_i, interrupt\_address Outputs: s\_axi\_o, processor\_ack

Description: generate interrupt requests that need to be efficiently managed.

Purpose: managing interrupts in complex SoC designs

Module: microblaze\_0\_axi\_intc I/O: Read Address Channel Signals

Read Data Channel Signals

Write Address Channel Signals

Write Data Channel Signals

Write Response Channel Signals

Description: connects one or more AXI memory-mapped Master devices to one or more memory-mapped Slave devices.

Purpose: manages the AXI transactions between AXI masters and AXI slaves.

Module: hdmi\_text\_controller\_0
Inputs: axi\_i, axi\_aclk, axi\_aresetn

Outputs: axi o, HDMI bus

Description: HDMI\_Text\_Controller contains 600 words of VRAM, 1 control register, corresponding Font\_ROM and our logic map draw\_x, draw\_y to char, the vga sycronize generator. The input port is Clock\_signal, Reset signal, Output port is HDMI output.

Purpose: a map that store what char should draw at corresponding draw\_x and draw\_y the internals for each week's version of the HDMI controller IP.

Both for week1 and week2

Module: hdmi text controller v1 0.sv

Input: axi\_aclk, axi\_aresetn, axi\_awaddr[11:0], axi\_awprot[2:0], axi\_awvalid, axi\_awready, axi\_wdata[31:0], axi\_wstrb[3:0], axi\_wvalid, axi\_wready, axi\_bresp[1:0], axi\_bvalid, axi\_bready, axi\_araddr[11:0], axi\_arprot[2:0], axi\_arvalid, axi\_arready, axi\_rdata[31:0], axi\_rresp[1:0], axi\_rvalid, and axi\_rready.

Output: hdmi\_clk\_n, hdmi\_clk\_p, hdmi\_tx\_n[2:0], and hdmi\_tx\_p[2:0]

Description: This module essentially acts as a display controller, taking input coordinates and generating RGB color values based on the drawn content and configured colors. The AXI4-Lite interface allows for communication with a master device, making it suitable for integration into larger systems.

Purpose: interfaces with an HDMI display

Module: VGA Controller.sv

Inputs: pixel clk, reset

Outputs: hs, vs, active nblank, sync, [9:0] drawX, [9:0] drawY

Description: The vga\_controller manages VGA display synchronization for a 640x480 resolution. It counts pixel positions and creates sync signals based on VGA timing. The module uses a 25MHz clock and use counter to generate horizontal sync pulse and vertical sync pulse.

Purpose: To produce control and sync signals for interfacing with a VGA display.

Module: font\_rom.sv Input: [10:0] addr Output: [7:0] data

Description: The font\_rom module in Verilog is a read-only memory (ROM) specifically designed for storing font data, used in a VGA display system.

Purpose: To display a character, the system would access the corresponding set of addresses in this ROM to retrieve the pixel rows for that character.

Module: hdmi text controller v1 0 AXI

Input: DrawX, DrawY, Red, Green, Blue, S\_AXI\_ACLK, S\_AXI\_ARESETN, S\_AXI\_AWADDR, S\_AXI\_AWPROT, S\_AXI\_AWVALID, S\_AXI\_WDATA, S\_AXI\_WSTRB, S\_AXI\_WVALID, S\_AXI\_RREADY, S\_AXI\_ARADDR, S\_AXI\_ARPROT, S\_AXI\_ARVALID

Output: S\_AXI\_AWREADY, S\_AXI\_WREADY, S\_AXI\_BRESP, S\_AXI\_BVALID, S\_AXI\_ARREADY, S\_AXI\_RDATA, S\_AXI\_RRESP, S\_AXI\_RVALID.

Description: The vga\_controller manages VGA display synchronization for a 640x480 resolution. This file specify under what condition should salve and master start to read and write data and when to load data from the bus.

Purpose: To produce control and sync signals for interfacing with a VGA display. Specific for lab7.2

Module: blk\_mem\_gen\_0

Input: clka, addra, dina, ena, wea, rsta, regcea, clkb, addrb, dinb, enb, web, rstb, regceb

Output: douta, doutb,

Description: Block RAMs are used for storing large amounts of data inside of FPGA.

Purpose: to extend the functionality and capability of a single primitive to memories of

arbitrary widths and depths.

#### 5. Design Resources and Statistics

| LUT           | 15688     |  |  |
|---------------|-----------|--|--|
| DSP           | 3         |  |  |
| Memory(BRAM)  | 32        |  |  |
| Flip-Flop     | 21167     |  |  |
| Frequency     | 71.154MHZ |  |  |
|               | //WNS<0   |  |  |
| Static Power  | 0.482w    |  |  |
| Dynamic Power | 0.074w    |  |  |
| Total Power   | 0.408w    |  |  |

Lab7.1

| LUT           | 2664       |
|---------------|------------|
| DSP           | 3          |
| Memory(BRAM)  | 34         |
| Flip-Flop     | 1821       |
| Frequency     | 102.438MHZ |
| Static Power  | 0.074w     |
| Dynamic Power | 0.378w     |
| Total Power   | 0.452w     |

Lab7.2

the difference: if we implement register, then we can get access to all 601 registers at the same time, but on\_chip memory only has two ports and two memory locations may be accessed simultaneously, also, there is latency if we want to read data from on chip memory.

The lab 7.2 is more efficient, because the LUT is less and the WNS is positive, the tradeoff for 7.2 is there is latency in read data, we need to wait for 3 clock cycle.

#### 6.Conclusion

- a. Create a monochrome graphics controller for the MicroBlaze to be connected via AXI4-Lite bus.
- b. This lab teaches us set up a graphics controller, if we are developing a game, it provides us with example to set up on chip memory and how to show them on the VGA display.
- c. the lab is overall helpful.