#### CH1:

Parallel Computing: s a form of computation in which many calculations are carried out **simultaneously** (at the same time).

## **Parallel Programming:**

- Decomposing a programming problem into tasks
- Deploy the tasks on multiple processors and run them simultaneously (at the same time)

## hardware supports parallelism:

Multi-core computers have multiple processing elements (cores) within a single machine.

Symmetric Multiprocessing (SMP): multiple processors sharing a single address space, All processors are treated equally by the OS. (one processor control all the processors)

Cluster: A parallel system consisting of a combination of commodity units (processors or SMPs) **(grouped together by hardware)** 

Grid: is a group of networked computers that work together, only when idle, as a virtual supercomputer to perform large tasks. (grouped together by network)

## Opportunities to use parallelism:

| Instruction Level Parallelism | (المسؤول عنها الكومبايلر) Hidden Parallelism in computer programs |
|-------------------------------|-------------------------------------------------------------------|
| Single computer level         | Multi-core computers – multi processor computers                  |
| Multiple computers level      | Clusters, Servers, Grid computing                                 |

#### programs are written assuming that:

- Instructions are executed in sequential.
- Most programming languages embed sequential execution.

[الخوارزمية تتغير تكن الداتا نفسها] . Task parallelism: Partition various tasks carried out solving the problem among the cores

(الخوارزمية نفسها لكن الداتا تتغير) Data parallelism: Partition the data used in solving the problem among the cores.

| latency    | How much time to finish task.                     |
|------------|---------------------------------------------------|
| Throughput | How much of work we can finish in period of time. |
| Bandwidth  | How much data we can process in unit of time.     |

|             | DC                    | PC                         |
|-------------|-----------------------|----------------------------|
| objective   | Increase availability | Decrease latency(speed up) |
| V-0-1       | Increase reliability  | Increase thruputs          |
|             |                       | Increase bandwidth         |
| Assymptions | Unreliable            | reliable                   |
| Workload    | Coarse grained        | Fine grained               |
| Intraction  | infrequent            | frequent                   |

What is a Distributed System? A distributed system is one that looks to its users like an ordinary, centralized, system but runs on multiple independent CPUs.

## Processing unit failures are independent:

- No single point of failure
- No global clock
- No global state

## CH2:

Von Neumann Architecture: For over 40 years, the von Neumann architecture, named after John von Neumann, has been the standard for computer design, utilizing the stored-program concept where the CPU executes a program that dictates memory read and write operations.

The basic design of a computer involves using memory to store both program instructions and data. Program instructions are coded commands for the computer, while data is the information processed by these commands. The central processing unit (CPU) retrieves and decodes instructions from memory, executing them sequentially.



## Flynn's Classical Taxonomy

| SISD                 |               | SIMD                                |
|----------------------|---------------|-------------------------------------|
| Single Instruction,  | Single Data   | Single Instruction, Multiple Data   |
| MISD                 |               | MIMD                                |
| Multiple Instruction | , Single Data | Multiple Instruction, Multiple Data |

A stream of instructions (the algorithm) tells the computer what to do.

A stream of data (the input) is affected by these instructions.

| SISD | A serial (non-parallel) computer, A serial computer operates on a single    |     |            |                    |
|------|-----------------------------------------------------------------------------|-----|------------|--------------------|
|      | instruction and a single data stream per clock cycle, representing the      | P   | OTENTIAL O | FTHE 4 CLASSES     |
|      | oldest and, until recently, most common computer form, including most       |     |            |                    |
|      | PCs, single CPU workstations, and mainframes.                               | +   | SISD       | → A + B معالج واحد |
| SIMD | In the Single Instruction, Multiple Data (SIMD) model, all processing units | АВ  |            |                    |
|      | execute the same instruction simultaneously on different data elements,     |     |            |                    |
|      | making it ideal for regular, specialized tasks like image processing. (Data | A B | SIMD       | → A + B 2          |
|      | parallelism)                                                                | CD  | SIIVIL     | → C+D              |
| MISD | Multiple processing units operate independently on a single data stream     |     |            |                    |
|      | using their unique instruction streams, enabling applications like applying | *   | MISD       | → A + B 2          |
|      | various frequency filters to a signal or employing multiple cryptography    | АВ  |            | → A * B            |
|      | algorithms to decrypt a single message. (Task parallelism)                  |     |            |                    |
| MIMD | The prevalent form of parallel computing today involves Multiple            | *   | MIMD       | → A + B 2          |
|      | Instruction, Multiple Data (MIMD) systems where each processor executes     | АВ  | IVITIVIL   | سالج 2<br>C * D    |
|      | different instructions on different data streams, exemplified by modern     | CD  |            |                    |
|      | supercomputers, parallel computer grids, and multi-processor systems,       |     |            |                    |
|      | including certain PCs. (you can do Data parallelism or Task parallelism)    |     |            |                    |

## Parallel Paradigms:

| 1. Gharact femory 2. Treedage radeing 2. Track threading | <ol> <li>Shared Memory</li> </ol> | <ol><li>Message Passing</li></ol> | 3. Multi-threading |
|----------------------------------------------------------|-----------------------------------|-----------------------------------|--------------------|
|----------------------------------------------------------|-----------------------------------|-----------------------------------|--------------------|

1- Shared Memory: is memory that may be simultaneously accessed by multiple programs. Shared memory is an efficient means of passing data between programs.



## Shared memory machines can be divided into two main classes UMA and NUMA.

| Uniform Memory<br>Access (UMA)         | <ul> <li>Represented by Symmetric Multiprocessor (SMP) machines.</li> <li>Identical processors (نوع المعالج بالضبط نكون نفس)</li> <li>Equal access and access times to memory.</li> <li>Cache Coherent UMA (CC-UMA) ensures that when one processor updates a shared memory location, all other processors are immediately aware of the change, maintaining consistency through hardware-level mechanisms.</li> </ul> | Chip 1 Chip 2  Core 1 Core 2 Core 1 Core 2  Interconnect  Memory     |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| Non-Uniform<br>Memory Access<br>(NUMA) | <ul> <li>Often made by physically linking two or more SMPs</li> <li>One SMP can directly access memory of another SMP.</li> <li>Not all processors have equal access time to all memories.</li> <li>Memory access across link is slower.</li> <li>If cache coherency is maintained, then may also be called CC-NUMA - Cache Coherent NUMA.</li> </ul>                                                                 | Chip 1  Core 1  Core 2  Core 1  Core 2  Interconnect  Memory  Memory |

## **Centralized Shared Memory**

| Advantages                                                                      | Disadvantages                                                                                                                                    |
|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Global address space provides a user-friendly programming perspective to memory | Adding more CPUs to shared memory systems challenges scalability by increasing traffic on memory paths and complicating cache/memory management. |
| Data sharing between tasks is both fast and                                     | Programmer responsibility for synchronization constructs that                                                                                    |
| uniform due to the proximity of memory to CPUs                                  | insure "correct" access of global memory.                                                                                                        |

Distributed Memory: processors possess their own local memory without a global address space, each operates independently, with changes to local memory not affecting others, no need for cache coherency. Data exchange and synchronization across processors require explicit programming, placing the burden of managing inter-processor communication and task synchronization programmer responsibility.



## Hybrid Distributed-Shared Memory:

- The largest and fastest computers in the world today employ both shared and distributed memory architectures.
- The shared memory component is usually a cache coherent SMP machine.
- The distributed memory component is the networking of multiple SMPs.



## 2- Message Passing:

- Allows for communication between a set of processors.
- Each processor is required to have a local memory, no global memory is required.
- Communication occurs between processors by sending and receiving messages.

Point-to-Point Communication: One process sends a message to another.

Different types of point-to-point communication:

- **synchronous send:** the sender send a message and wait to the receiver to confirm that he receive it before send the next massage.
- Asynchronous (buffered) send: the sender sends a massages without wait the confirmation.
- **Blocking Operations:** This model waits for an operation to be completed before proceeding. For example, in a synchronous send operation, the process is blocked until the matching receive is issued, akin to a conversation where one person waits for the other to respond before continuing.
- **Non-Blocking Operations:** Operations return immediately, allowing other tasks to be performed concurrently. This can be likened to sending an email and moving on to other work without waiting for a reply.
- Blocking Non-Buffered Send/Receive: The sender waits for the receiver to be ready before sending data, similar
  to a phone call where the caller waits for the receiver to pick up.
- **Blocking Buffered Send/Receive:** The sender can proceed after placing data in a buffer, regardless of the receiver's readiness, akin to leaving a voicemail.
- Non-Blocking Non-Buffered Send/Receive (Approach 1): The sender can continue with other tasks, issuing a
  send request and proceeding without waiting for the receiver. This resembles sending a text message and
  continuing with your day, with the message being sent when the recipient is ready.
- Non-Blocking Non-Buffered Send/Receive (Approach 2): Like Approach 1, but the sender creates a child
  process for handling the send operation, allowing it to focus on other computations. This is like delegating a task
  to an assistant.
- Non-Blocking Buffered Send/Receive: The sender uses direct memory access to place data into a buffer, continuing with other tasks, while the receiver accesses the data from the buffer when ready. This can be compared to using a Dropbox where documents are left for someone to pick up at their convenience.

## **Collective Communications:**

**Broadcast:** This function allows one process (called the root) to send the same data to all communicator members.

Scatter: Allows one process to give out the content of its send buffer to all processes in a communicator.

(data parallelism)

Gather: Each process gives out the data in its send buffer to the root process which stores them according to ranks.

Reduction: Gather operation combined with a specified arithmetic or logical operation.

example with + operation



## 3- Multi-threading Paradigm

- In a single-core (superscalar) system, we can define multithreading as the ability of the processor's hardware to run two or more threads in an overlapping fashion by allowing them to share the functional units of that processor.
- in a multi-core system, we can define multithreading as the ability of two or more processors to run two or more threads simultaneously (in parallel) where each thread run on a separate processor.

## **CH3:**

|    |                    | Parallel Programming Models                                                                                                                                                                                                                                                                                                                                                                                             | Example                                                                                                                                 |
|----|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 1. | SPMD               | The SPMD model involves parallel nodes running the same program on different data sets, with coordination through self-scheduling and dynamic task assignment.  SIMD                                                                                                                                                                                                                                                    | Calculate Exchange Calculate Exchange Calculate Calculate Exchange Calculate Calculate Exchange Calculate Calculate Calculate Calculate |
| 2. | Task Farming       | Task farming involves a <b>master</b> and multiple <b>workers</b> : the master decomposes problems into tasks, distributes them among workers, and aggregates their results for the final outcome. Workers receive tasks, process them, and return the results to the master.                                                                                                                                           | Worker 1  Worker 2  Worker n  Master (collects the results)                                                                             |
| 3. | Divide and conquer | The Divide and Conquer model address complex problems by breaking them into smaller, manageable sub-problems of the same nature, solving these recursively with the same algorithm until reaching a directly solvable base case. Sub-problems are often solved independently and concurrently, with their results merged to form the final solution. The model emphasizes recursive task execution on varied data sets. | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                   |
| 4. | Dataflow           | Dataflow programming partitions computation into distinct functional blocks that address different problem aspects, connected to denote dependencies and execution flow, facilitating parallelism expression. Data-pipelining, a subset of this model, represents computation as a directed graph, enhancing structured data processing.                                                                                | Nodes: functional blocks, Arcs: Dependency, Tokens: Data.  F1  F2  F5  F5                                                               |

## CH4:

GPU: GPUs are highly parallel, many-core processors optimized for computer graphics and designed for executing hundreds of concurrent threads across many cores, achieving teraflops of peak performance, and specializing in **fine-grained** data-parallel computation.

## What is GPGPU?

**G**eneral **p**urpose computing on **GPU**s

**GPGPU** is the use of a GPU, which typically handles computation only for computer graphics, to perform computation in applications traditionally handled by the central processing unit (**CPU**).

#### Why GPGPU?

- Massively parallel computing power
- Inexpensive

| GPGPU frameworks |        |               |
|------------------|--------|---------------|
| CUDA             | OpenCL | DirectCompute |

## **CUDA:** Compute Unified Device Architecture.

- A parallel computing architecture developed by NVIDIA.
- Heterogeneous serial-parallel computing.
- The computing engine in GPU.
- CUDA gives developers access to the instruction set and memory of the parallel computation elements in GPUs.

## **Heterogeneous Computing**(serial-parallel)

**Host** The CPU and its memory (host memory)

**Device** The GPU and its memory (device memory)

Kernal: code than run in Parallel.

- One kernel is executed at a time.
- Many threads execute each kernel.

(انشاء الثريد اسرع بكثير من المعالج) :Differences between CUDA and CPU threads

A kernel is executed by a grid of thread blocks.

A thread block is a batch of threads that can cooperate with each other by:

- Sharing data through shared memory
- Synchronizing their execution

## Threads from different blocks cannot cooperate.

#### All threads within a block can

- Share data through 'Shared Memory'
- Synchronize using '\_syncthreads()' (نقطة تجمع للثريدز في نفس البلوك)
- Threads and Blocks have unique IDs

## SIMT (Single Instruction Multiple Threads) Execution

Threads run in groups of 32 called warps.

Every thread in a warp executes **the same instruction** at a time.

Number of warps = threads / 32(size of warp)

# 

## Simple Processing Flow



| Types of GPU (                                  | device) memory                                                   |
|-------------------------------------------------|------------------------------------------------------------------|
| 1- Registers – read/write per-thread            | 4- Global Memory – read/write across grids                       |
| • on chip                                       | • in DRAM                                                        |
| fast access                                     | • slow                                                           |
| <ul><li>per thread</li></ul>                    | (لتجنب الاوفر هيد بسبب مشاكل الكونستانسي) non-cached             |
| <ul> <li>limited amount</li> </ul>              | • per grid                                                       |
| • 32 bit                                        | communicate between grids                                        |
| 2- Local Memory – read/write per-thread         | 5- Constant Memory – read across grids                           |
| <ul> <li>Local Memory</li> </ul>                | • in DRAM                                                        |
| • in DRAM                                       | (لانه مافیه او فر هید الکونستانسي) cached                        |
| • slow                                          | • per grid                                                       |
| <ul><li>non-cached</li></ul>                    | • read-only                                                      |
| <ul><li>per thread</li></ul>                    |                                                                  |
| relative large                                  |                                                                  |
| 3- Shared Memory – read/write per-block         | 6- Texture Memory – read across grids                            |
| • on chip                                       | • in DRAM                                                        |
| fast access                                     | • cached                                                         |
| per block                                       | • per grid                                                       |
| 16 KByte                                        | • read-only                                                      |
| <ul> <li>synchronize between threads</li> </ul> | الفرق بينها وبين الكونستانت ميموري ان ها الي راح يحدد لك البربشت |

Global Memory • Constant Memory • Texture Memory are managed by host code, persistent across kernels.